Claims
- 1. A method of recovering a clock signal from a self-clocking digital signal comprising absolute differentiating said digital signal; time delaying said differentiated signal through a plurality of serially coupled delay elements, and providing an output clock signal upon an output from the combined outputs of each of said delay elements and said absolute differentiated signal.
- 2. A method as claimed in claim 1, further comprising synchronizing a phase-locked loop by the use of said output clock signal.
- 3. A method as claimed in claim 2, further comprising changing the delay of said delay elements in accordance with a signal from said phase-locked loop.
- 4. A circuit for providing a clock signal from a self-clocking digital signal, said circuit comprising an absolute differentiator having an input means for receiving said digital signal and an output, a plurality of serially coupled delay elements, a first one of said delay elements being coupled to said absolute differentiator output, and an OR-gate coupled collectively to an output of each of said delay elements and to said absolute differentiator output, said OR-gate having an output means for providing the clock signal.
- 5. A circuit as claimed in claim 4, further comprising a phase-locked loop coupled to said OR-gate output means.
- 6. A circuit as claimed in claim 5, wherein said delay elements include input means for varying the amount of delay, and wherein said circuit further comprises means for applying a signal from said phase-locked loop to said input means for controlling the delay of said delay elements.
- 7. A circuit as claimed in claim 6, wherein said applying means comprises a low-pass filter.
Parent Case Info
This application is a continuation of application Ser. No. 030,259, filed Apr. 16, 1979, now abandoned.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
30259 |
Apr 1979 |
|