Claims
- 1. A single chip camera device, comprising:
a substrate, having integrated thereon an image acquisition portion and a control portion, both of which are formed using a logic family that is compatible with CMOS; said image acquisition portion integrated in said substrate including an array of photoreceptors; said control portion integrated in said substrate including a signal controlling device, controlling said photoreceptors to output their signals, said control portion also including, integrated in said substrate, a timing circuit integrated within the same substrate that houses the array of photoreceptors, controlling a timing of operation of said array of photoreceptors to read at least one element of the array by first reading a reset level of said at least one element, and subsequently, after an integration time, second reading a charged level of said at least one photoreceptor, said reading and said second reading producing output signals based on both said charged level and said reset level.
- 2. A single chip camera device as in claim 1 wherein an output signal is equal to said charged level minus said reset level.
- 3. A camera device as in claim 1, wherein said signal controlling device includes a column-parallel read out device, which reads out a column of said photoreceptors at substantially the same time.
- 4. A camera device as in claim 1, wherein said array of photoreceptors includes an active pixel sensor, where each element of the array includes both a photoreceptor and a readout amplifier integrated within the same substrate as the photoreceptor.
- 5. A camera device as in claim 4, wherein said readout amplifier is preferably within and/or associated with one element of the array.
- 6. A camera device as in claim 4, wherein said photoreceptors are photodiodes.
- 7. A camera device as in claim 4, wherein said photoreceptors are photogates.
- 8. A camera device as in claim 1, further comprising a mode selector device, selecting a mode of operation of said chip.
- 9. A camera device as in claim 8, wherein said photoreceptors are either photogates or photodiodes, and said mode selector device selects a first mode of operation for operation with photogates, and a second mode of operation, different than said first mode of operation, for operation with photodiodes.
- 10. A camera device as in claim 9, further comprising a differencing mode which alters readout timing in such a way that the value of each pixel output represents a difference between a current frame and a previous frame.
- 11. A camera device as in claim 1, wherein said timing circuit allows changing an integration time for said array of photoreceptors by changing a time interval between said first and second reading.
- 12. A camera device as in claim 1, further comprising fixed pattern noise reduction circuits, on chip.
- 13. A camera device as in claim 1, further comprising a noise reduction circuit.
- 14. A camera device as in claim 13, wherein said timing circuit times an operation of said noise reduction circuit to occur during a time of the video signal which is not being displayed.
- 15. A camera device as in claim 13, wherein said noise reduction circuit is a fixed pattern noise reduction circuit.
- 16. A camera device as in claim 13, wherein said noise reduction circuit is a column to column fixed pattern noise reduction circuit.
- 17. A method of controlling a single chip camera, comprising:
integrating, on a single substrate, an image acquisition portion and a control portion, both of which are formed using a logic family that is compatible with CMOS, said image acquisition portion integrated in said substrate including an array of photoreceptors with output nodes, and a signal controlling device, controlling said photoreceptors and a timing circuit integrated within the same substrate that houses the array of photoreceptors, controlling a timing of operation of said array of photoreceptors; resetting said output nodes; sampling a reset value as a first sample; allowing said photoreceptors to accumulate charge, after resetting said output nodes; sampling said output nodes after accumulating said charge, producing output signals indicative of a difference between said reset value and said sampled value after accumulating said charge.
- 18. A method in claim 17 wherein said reset level is sampled during a blanking interval of the video signal.
Parent Case Info
[0001] This is a continuation-in-part of U.S. application Ser. No. 08/188,032, filed Jan. 28, 1994, and claims priority from provisional application no 60/010,678 having a filing date of Jan. 26, 1996.
ORIGIN
[0002] The invention described herein was made in performance of work under NASA contract and is subject to the provisions of Public Law 96-517 (35 USC 202) in which the contractor has elected to retain title.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60010678 |
Jan 1996 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09120856 |
Jul 1998 |
US |
Child |
09753414 |
Jan 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08789608 |
Jan 1997 |
US |
Child |
09120856 |
Jul 1998 |
US |
Parent |
08188032 |
Jan 1994 |
US |
Child |
08558521 |
Nov 1995 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08558521 |
Nov 1995 |
US |
Child |
08789608 |
Jan 1997 |
US |