Claims
- 1. A CMOS integrated circuit for generating voltage related to transistor gate length, comprising:
- an oscillator including a capacitor having a polysilicon gate of one of several transistors as an electrode thereof, and a diffused resistor located adjacent to said polysilicon gate;
- a counter circuit for calculating a frequency of said oscillator;
- a power-supply voltage control circuit for selecting an optimal power-supply voltage for transistors in accordance with said frequency; and
- a power-supply circuit for generating said optimal power-supply voltage.
- 2. A CMOS integrated circuit for generating voltage related to transistor gate length in accordance with claim 1, wherein said power-supply voltage control circuit comprises an EEPROM and a keying circuit including switches controlled by said EEPROM in terms of opening and closing thereof.
- 3. A CMOS integrated circuit for generating voltage related to transistor gate length in accordance with claim 1, wherein said counter circuit comprises:
- a counter section connected to an output of said oscillator and an output of an external clock, and being reset by an external clock signal, and
- a sample hold section for holding values calculated by said counter section before the reset, said sample hold section being connected to an input of said EEPROM and an output of said external clock.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-332737 |
Nov 1991 |
JPX |
|
Parent Case Info
This is a Continuation-in-Part of application Ser. No. 07/979,222, filed Nov. 20, 1992 now abandoned.
US Referenced Citations (4)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
979222 |
Nov 1992 |
|