Claims
- 1. A semiconductor device operatively connected to a semiconductor power source, comprising:
- a semiconductor substrate;
- a digital circuit, formed in said semiconductor substrate, for generating a digital signal, said digital circuit comprising at least one first CMOS (Complementary Metal Oxide Semiconductor) circuit element including a source region and a drain region both formed in said semiconductor substrate, said source region of said at least one first CMOS element operatively connected to said semiconductor power source;
- an analog circuit formed in said semiconductor substrate and connected to said digital circuit through said semiconductor substrate, said analog circuit comprising at least one second CMOS circuit element connected to said first CMOS element through said substrate and including a source region and a drain region both formed in said semiconductor substrate, said source region of said at least one second CMOS element operatively connected to said semiconductor power source;
- a first region, formed in said semiconductor substrate adjacent said at least one first CMOS element, for suppressing latchup and for establishing ohmic contact to said semiconductor substrate;
- a second region, formed in said semiconductor substrate adjacent said at least one second CMOS element, for suppressing latchup and for establishing ohmic contact to said semiconductor substrate; and
- means for suppressing transient electric noise induced in said analog circuit by the digital signal generated by said digital circuit, comprising:
- a first conductor connected between said semiconductor power source and one of the source regions of said at least one first and second CMOS elements; and
- a second conductor connected between said semiconductor power source and the one of said first and second regions formed adjacent the one of said at least one first and second CMOS elements having its source connected to said first conductor, said first and second conductors being physically independent of each other.
- 2. A device as set forth in claim 1, wherein said first and second conductors are connected to the source of said at least one second CMOS element and to said second region, respectively.
- 3. A device as set forth in claim 1, wherein said first and second conductors are connected to the source of said at least one first CMOS element and to said first region, respectively.
- 4. A device as set forth in claim 1, wherein said first and second conductors are employed in each of said digital and analog circuits.
- 5. A device as set forth in claim 1, wherein the semiconductor power source includes a capacitance for absorbing the transient electric noise.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-93992 |
Jul 1979 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 463,896 filed on Feb. 4, 1983, which is a continuation of Ser. No. 171,275 filed on July 23, 1980, both now abandoned.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Suzuki et al., "A New Single-Chip C.sup.2 MOS A/D Converter for Microprocessor Systems-Penta-Phase Integrating C.sup.2 MOS A/D Converter, IEEE Journal of Solid-State Circuits, vol. SC-13, No. 6, Dec., 1978, pp. 779-785. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
463896 |
Feb 1983 |
|
Parent |
171275 |
Jul 1980 |
|