1. Field of the Invention
The present invention relates to electronic circuits, and particularly to a CMOS current-mode square-root circuit.
2. Description of the Related Art
As transistors are scaled down, second order effects become more important and require either modifications to the MOS models, or a way to compensate for the errors due to the second order effects. The main effects that can be compensated for are the channel length modulation, body effect and the carrier mobility reduction. At a large gate-source voltage, the high electric field developed between the gate and the channel confines the charge carrier to a narrower region below the oxide-silicon interface, leading to typically more carrier scattering and, hence, relatively lower mobility. Since scaling has substantially deviated from the constant-field scenario, small-geometry devices can experience significant mobility degradation. Compensation techniques in operational transconductance amplifier (OTA) based circuits exist. However, there is a need to compensate for an error generated by the carrier mobility reduction in current-mode circuits employing a metal oxide semiconductor (MOS) trans-linear loop. Various techniques exist to reduce an error of the output current caused by mobility reduction. The drawbacks to these techniques are that they typically need a control voltage to work properly. Also, changes in the drain-to-source voltage (VDS) of transistors used in such techniques can cause variations in the resistance value, which can affect the functionality of the circuit.
Squarer circuits and/or divider circuits exist which consider second order effects caused by carrier mobility reduction. These circuits generally have a higher precision and smaller chip area. However, a drawback of these squarer circuits and divider circuits is that they typically include the use of resistors to compensate for errors due to the voltage term that is added to the MTL loop, thereby increasing the silicon area of the circuit. Other square-root circuit designs can similarly suffer from the errors caused by carrier mobility reduction.
Thus, a complementary metal oxide semiconductor (CMOS) current-mode square-root circuit addressing the aforementioned problems is desired.
Embodiments of a CMOS current-mode square-root circuit include metal oxide semiconductor field-effect transistors (MOSFETs) based on trans linear principles operating in a strong inversion. In embodiments of a CMOS current-mode square-root circuit, the second order effects caused by carrier mobility reduction in short channel MOSFETs can be minimized. The embodiments of a CMOS current-mode square-root circuit compensate for the errors due to the carrier mobility reduction by having MOSFETs in a Trans linear Loop (MTL) type configuration, while also providing a relatively higher precision and a relatively smaller chip area. Tanner simulation tool can be used to confirm the functionality of the embodiments of a CMOS current-mode square-root circuit using a 0.18 μm CMOS technology.
These and other features of the present invention will become readily apparent upon further review of the following specification and drawings.
Unless otherwise indicated, similar reference characters denote corresponding features consistently throughout the attached drawings.
An embodiment of a CMOS current-mode square-root circuit 10, as shown in
The CMOS current-mode square-root circuit 10 can have a translinear loop, wherein a plurality of metal-oxide-semiconductor field-effect transistors (MOSFETs) are configured to operate in a strong inversion region. The translinear loop can include the MOSFETs M1 through M4. Using the principle of MOSFETs in a Translinear Loop (MTL) in the MOSFETs M1, M2, M3 and M4, the following relation is obtained:
V
SG1
+V
SG2
=V
SG3
+V
SG4 (1)
where VSG1 is the source to gate voltage for the first MOSFET M1, VSG2 is the source to gate voltage for the second MOSFET M2, VSG3 is the source to gate voltage for the third MOSFET M3, and VSG4 is the source to gate voltage for the fourth MOSFET M4.
If the mobility reduction is taken into consideration, the MOS drain current is given by:
Where, θ is a fitting parameter and β is the aspect ratio of the transistors. The gate-to-source potential can be given by the relation:
Combining equations (1) and (3), the following relation is obtained:
Where IDi is the drain current for the transistor i. Assuming that β1=β2=β and β3=β4=2β and θ1=θ2=θ3=θ4=θ, then equation (4) can be expressed as:
Since the drain currents of MOSFETS M3 and M4 can be of equal or substantially equal value, equation (5) can be expressed by the relation:
Next, reducing equation (6) leads to the following condition described by:
results in the relation:
I
D3
=I
x
+I
y. (7)
Combining equations (6) and (7) results in the following relation:
Squaring both sides of equation (8), gives the following relation:
2[Ix+Iy]+4√{square root over (Ix*Iy)}=4ID3. (9)
Equation (9) can therefore be written as:
Subtracting the term,
from equation (10), the output current, such as the output current Io and IIout in the CMOS current-mode square-root circuit 10, can be expressed as a first square-root relation described by:
I
out
=I
o
=I
Iout=√{square root over (Ix*Iy)} (11)
Embodiments of a CMOS current-mode square-root circuit, such as the CMOS current-mode square-root circuit 10, can be used to produce the square root of the current going out of the CMOS current-mode square-root circuit using Ix as the input current or the square-root of the current going in to the CMOS current-mode square-root circuit using Iy as the input current.
If the current Iy is kept constant or substantially constant, and K in equation (12A) is a constant, then equation (11) can be written as a second square-root relation described by:
I
out
=I
o
=I
Iout
=K√{square root over (Ix)}. (12A)
However, when the input current has a positive polarity, Ix is the biasing current and is kept substantially constant, and Iy is the positive input current, then the second square-root relation can be described by:
I
out
=I
o
=I
Iout
=K√{square root over (Iy)}. (12B)
It is clear from equations (12A) and (12B), that equations (12A) and 12(B) implement the square root using embodiments of a CMOS current-mode square-root circuit, such as the CMOS current-mode square-root circuit 10.
To demonstrate the functionality of embodiments of a CMOS current-mode square-root circuit, the CMOS current-mode square-root circuit 10 was simulated using Tanner tools in a 0.18 μm CMOS technology. The CMOS current-mode square-root circuit 10 can be operated using a 1.3 V power supply, for example. The aspect ratios of the MOSFETS M1-M18 from the CMOS current-mode square-root circuit 10 used for the simulation are listed in Table 1, where channel width/channel length (W/L) is an aspect ratio.
Referring to
Referring to
Referring to
In conclusion, the embodiments of a CMOS current-mode square-root circuit, such as using short channel MOSFETs in a strong inversion, have been described. The embodiments of a CMOS current-mode square-root circuit are based on a MTL type configuration with the mobility carrier reduction being relatively minimized, for example. The functionality of the embodiments of a CMOS current-mode square-root circuit are confirmed using Tanner simulation tools, for example.
It is to be understood that the present invention is not limited to the embodiments described above, but encompasses any and all embodiments within the scope of the following claims.