Claims
- 1. A basic cell forming part of a gate array, said gate array having a plurality of cells from which a desired circuit may be constructed, and having only a pair of input lines and a single output line associated with each said cell, the number of transistors in said cell being limited by the number of cell input and output lines, said basic cell comprising:
- a P-type semiconductor region and an N-type semiconductor region;
- four gate electrodes extending across each said semiconductor region, said gate electrodes of said cell being commonly connected into gate electrode pairs to form single transistors to thereby increase the effective gate width of each said transistor while better utilizing the area of said cell.
- 2. The basic cell of claim 1 wherein each adjacent pair of electrodes is commonly connected, each common connected adjacent pair of electrodes forming a single transistor input gate,
- said basic cell comprising two P-type transistors that are formed in said P-region, and two N-type transistors that are formed in said N-region.
- 3. The basic cell of claim 1 wherein said cell is of the CMOS type.
- 4. The basic cell of claim 2 wherein said gate electrodes are formed of polysilicon.
- 5. The basic cell of claim 4 wherein each said transistor diffusion region has a metal wiring connected thereto, the pattern of said metal wiring connecting said transistors and defining the desired circuit within said basic cell.
- 6. The basic cell of claim 2 wherein said cell is of the CMOS type.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 58-174984 |
Sep 1983 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 648,283, filed on Sept. 7, 1984, and now abandoned.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
3652906 |
Christensen |
Mar 1972 |
|
|
4412237 |
Matsumura et al. |
Oct 1983 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
648283 |
Sep 1984 |
|