Claims
- 1. An image sensor, comprising:
a pixel; and, a control circuit that is connected to said pixel and causes said pixel to provide a reset output signal and a first reference output signal.
- 2. The image sensor of claim 1, wherein said control circuit causes said pixel to provide a light response output signal and a second reference output signal.
- 3. The image sensor of claim 2, further comprising a first subtraction circuit that provides a difference between said reset output signal and said first reference output signal to create a noise signal, and provides a difference between said second reference output signal and said light response output signal to create a normalized light response signal.
- 4. The image sensor of claim 3, further comprising a second subtraction circuit that subtracts said noise signal from said normalized light response signal.
- 5. The image sensor of claim 1, wherein said pixel includes a photodetector coupled to a reset transistor and a select transistor, and said reset transistor has a state in a triode region.
- 6. The image sensor of claim 3, wherein said first subtraction circuit includes a first capacitor that stores said first reference output signal and a second capacitor that stores said reset output signal.
- 7. The image sensor of claim 3, further comprising a memory cell that is coupled to said first subtraction circuit and which stQres said noise signal.
- 8. The image sensor of claim 7, wherein said memory cell stores a multi-level noise signal.
- 9. The image sensor of claim 8, further comprising an analog to digital converter coupled to said pixel and a digital to analog converter coupled to said analog to digital converter and said memory cell, said digital to analog converter provides a storage reference signal that is subtracted from said stored multi-level noise signal.
- 10. The image sensor of claim 4, wherein said first reference output signal has the same voltage as said second reference output signal.
- 11. A pixel image sensor, comprising:
a pixel array that has a plurality of rows of pixels, each pixel having a reset transistor that has a state wherein a gate voltage is at a level that allows current to flow from a drain to a source of said reset transistor; and, a control circuit that retrieves a plurality of short exposure output signals from said rows of pixels and a plurality of long exposure output signals from said rows of pixels in an interleaved manner.
- 12. The pixel image sensor of claim 11, further comprising a first subtraction circuit that provides a difference between a first reset output signal and one of said short exposure output signal to create a normalize short exposure output signal, and provides a difference between a second reset output signal and one of said long exposure output signals to create a normalize long exposure output signal.
- 13. The pixel image sensor of claim 12, further comprising a memory cell that stores either said normalized short exposure signal or said normalized long exposure output signal.
- 14. The pixel image sensor of claim 13, further comprising a first analog to digital converter coupled to said pixel array, a digital to analog converter coupled to said analog to digital converter and said memory cell, and a second analog to digital converter coupled to said memory cell.
- 15. The pixel image sensor of claim 14, further comprising a combiner circuit that combines said short and long exposure data.
- 16. An image sensor, comprising:
a pixel; a first analog to digital converter coupled to said pixel; a digital to analog converter coupled to said analog to digital converter; and, a memory cell coupled to said digital to analog converter.
- 17. The image sensor of claim 16, further comprising a light reader that includes a first capacitor and a second capacitor that are coupled to said pixel.
- 18. The image sensor of claim 17, further comprising a storage writer coupled to said digital to analog converter and said memory cell, a storage reader coupled to said memory cell, and a second analog to digital converter coupled to said storage reader.
- 19. The image sensor of claim 18, further comprising a combiner coupled to said first and second analog to digital converters.
- 20. The image sensor of claim 16, wherein said pixel includes a photodetector coupled to a reset transistor and a select transistor, and said reset transistor has a state in a triode region.
REFERENCE TO CROSS RELATED APPLICATION
[0001] This application claims priority under 35 U.S.C §119(e) to provisional application No. 60/333,216, filed on Nov. 6, 2001; provisional application No. 60/338,465, filed on Dec. 3, 2001 and provisional application No. 60/345,672 filed on Jan. 5, 2002.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60333216 |
Nov 2001 |
US |
|
60338465 |
Dec 2001 |
US |
|
60345672 |
Jan 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10183218 |
Jun 2002 |
US |
Child |
10868407 |
Jun 2004 |
US |