Claims
- 1. An integrated semiconductor device comprising:
an active pixel sensor array; a diagonal switch array coupled with the active pixel sensor array; a memory array coupled with the diagonal switch array; a readout block coupled with the memory array; and a controller configurable to operate the diagonal switch array, the memory array, and the readout block in a tracking mode to read out two or more windows in the active pixel sensor array.
- 2. The device of claim 1, the controller being further configurable to operate the diagonal switch array, the memory array, and the readout block in a second mode.
- 3. The device of claim 2, wherein the tracking mode employs a sample-first-read-later readout scheme, and the second mode comprises a full-frame mode that employs a row-at-a-time readout scheme.
- 4. The device of claim 2, wherein the controller operates the diagonal switch array, the memory array, and the readout block in the tracking mode to effect correlated double sampling of pixels in the active pixel sensor array.
- 5. The device of claim 4, wherein the pixels in the active pixel sensor array comprise photodiode pixels.
- 6. The device of claim 5, wherein the memory array comprises a memory array configured to handle two separate windows at a time, with a total of eight windows per frame.
- 7. The device of claim 6, wherein a window size comprises a programmable window size.
- 8. The device of claim 5, wherein the diagonal switch array comprises one or more low-power, programmable diagonal switch arrays configurable to route a pixel common to two windows into separate memory elements.
- 9. The device of claim 5, wherein the active pixel sensor array comprises a symmetric pixel array.
- 10. The device of claim 5, further comprising an A/D converter.
- 11. The device of claim 10, wherein the readout block comprises a capacitative transimpedance amplifier.
- 12. A method comprising:
sampling multiple rows and multiple columns of an active pixel sensor array into an on-chip analog memory array; and reading out the multiple rows and multiple columns sampled in the on-chip memory array to provide image data with reduced motion artifact.
- 13. The method of claim 12, wherein sampling multiple rows and multiple columns comprises sampling reset and signal levels of photodiode pixels in the active pixel sensor array.
- 14. The method of claim 13, wherein reading out the multiple rows and multiple columns comprises performing correlated double sampling using the sampled reset and signal levels.
- 15. The method of claim 12, wherein sampling multiple rows and multiple columns comprises sampling multiple arbitrarily placed windows in the active pixel sensor array.
- 16. The method of claim 15, wherein sampling multiple arbitrarily placed windows comprises sampling in a first of two or more operation modes, the first operation mode comprising a tracking mode having low power operation based at least in part on drawing current for sampling only on pixels from the active pixel sensor array that fall in the multiple arbitrarily placed windows.
- 17. The method of claim 16, wherein sampling multiple arbitrarily placed windows further comprises sampling reset and signal levels of photodiode pixels such that correlated signals fall on adjacent capacitor blocks in the on-chip analog memory array, the adjacent capacitor blocks being laid out in a common centroid fashion to reduce fixed pattern noise.
- 18. The method of claim 17, wherein reading out the multiple rows and multiple columns comprises performing correlated double sampling for the arbitrarily placed windows.
- 19. The method of claim 17, wherein reading out the multiple rows and multiple columns comprises performing correlated quadruple sampling for the arbitrarily placed windows.
- 20. An imaging system comprising:
an active pixel sensor array; a memory array coupled with the active pixel sensor array; a readout block coupled with the memory array; and a controller configurable to operate the memory array, and the readout block in multiple modes, including a first mode employing a sample-first-read-later readout scheme.
- 21. The imaging system of claim 20, further comprising a diagonal switch array coupled between the active pixel sensor array and the memory array.
- 22. The imaging system of claim 21, wherein the first mode allows readout of multiple windows in the active pixel sensor array using a single command.
- 23. The imaging system of claim 22, wherein the controller comprises a memory controller, a row controller, and a column controller.
- 24. The imaging system of claim 22, wherein the multiple windows comprise two or more arbitrarily placed windows.
- 25. The imaging system of claim 22, wherein the multiple windows have a programmable size.
- 26. The imaging system of claim 22, wherein a second mode of the multiple modes allows readout of up to two windows in the active pixel sensor array using another single command.
- 27. The imaging system of claim 22, wherein the diagonal switch array comprises a low-power diagonal switch array when used with the first mode.
- 28. The imaging system of claim 20, the controller being further configurable to operate the memory array, and the readout block in the first mode to effect correlated double sampling of pixels in the active pixel sensor array.
- 29. The imaging system of claim 28, the controller being further configurable to operate the memory array, and the readout block in the first mode to effect correlated quadruple sampling of pixels in the active pixel sensor array.
- 30. The imaging system of claim 20, wherein the memory array comprises adjacent capacitors in a common centroid layout, and the controller arranges correlated values on the adjacent capacitors to reduce fixed pattern noise when performing correlated sampling of signal levels and reset levels.
- 31. The imaging system of claim 30, wherein the active pixel sensor array comprises a photodiode array, each photodiode having a common photo-conversion and sense node.
- 32. The imaging system of claim 31, wherein the active pixel sensor array further comprises a symmetric pixel array.
- 33. The imaging system of claim 32, further comprising an A/D converter.
- 34. The imaging system of claim 33, wherein the readout block comprises a capacitative transimpedance amplifier.
- 35. The imaging system of claim 33, further comprising a star-tracker system in communication with an active pixel sensor system comprising the active pixel sensor array, a diagonal switch array, the memory array, the readout block, the A/D converter, and the controller.
- 36. An integrated semiconductor device comprising:
an active pixel sensor array; a memory array coupled with the active pixel sensor array; a readout block coupled with the memory array; and a controller configurable to operate the memory array and the readout block to perform four-point correlated double sampling.
- 37. The device of claim 36, the controller being further configurable to operate the memory array and the readout block to perform two-point correlated double sampling.
- 38. The device of claim 36, wherein the controller operates the memory array and the readout block to perform four-point correlated double sampling by placing correlated signals on adjacent capacitor blocks that have been laid out in the memory array in a common centroid fashion.
- 39. The device of claim 36, wherein the controller operates the memory array and the readout block to perform four-point correlated double sampling by placing differential signals on capacitor blocks in the memory array such that only one subtraction is used for each four samples.
- 40. The device of claim 36, further comprising a diagonal switch array coupled between the active pixel sensor array and the memory array, wherein the controller is further configurable to operate the diagonal switch array, the memory array, and the readout block in a tracking mode to read out multiple windows per frame in the active pixel sensor array.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of the priority of U.S. Provisional Application Serial No. 60/340,567, filed Dec. 14, 2001 and entitled “HIGH SPEED, HIGH DYNAMIC RANGE, LOW NOISE PHOTODIODE CMOS IMAGER FOR POINTING AND TRACKING APPLICATIONS”.
STATEMENT AS TO FEDERALLY SPONSORED RESEARCH
[0002] The invention described herein was made in the performance of work under NASA contract number NAS7-1407, and is subject to the provisions of Public Law 96-517 (35 U.S.C. 202) in which the contractor has elected to retain title; the U.S. Government may have certain rights in this invention pursuant to NASA contract number NAS7-1407.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60340567 |
Dec 2001 |
US |