V. Stojanovic et al., “Comparative Analysis of Master-Slave Latches and Flip-Flops for High-Performance and Low-Power Systems,” IEEE J. Solid-State Circuits, vol. 34, No. 4, pp. 536-548, Apr. 1999. |
C. Kim and S. M. Kang , “A Low-Swing Clock Double-Edge Triggered Flip-Flop,” 2001 Symposium on VLSI Circuits Digest of Technical Papers. |
B. Kong et al., “Conditional-Capture Flip-Flop Technique for Statistical Power Reduction,” IEEE Int. Solid-State Circuits Conf., Feb. 2000, pp. 290-291. |
J. Wang et al., “Design of a 3-V 300-MHz Low-Power 8-b ×8-b Pipelined Multiplier Using Pulse-Triggered TSPC Flip Flops,” IEEE J. Solid-State Circuits, vol. 35, No. 5, Apr. 2000, pp. 583-591. |
E. Partovi et al., “Flow-Through Latch and Edge-Triggered Flip-Flop Hybrid Elements,” IEEE Int. Solid-State Circuits Conf., Feb. 1996, pp. 138-139. |
H. Kojima et al. , “Half-Swing Clocking Scheme for 75% Power Saving in Clocking Circuitry,” IEEE J. Solid-State Circuits, vol. 30, No. 4, Apr. 1995, pp. 432-435. |
C. Kim et al., “A Low-Swing Clock Double Edge-Triggered Flip-Flop,” IEEE Symp. VLSI Circuits Dig. Tech. Papers, Jun. 2001, 1999, pp. 2521-2526. |
H.S. Kwon et al., “A New Single Clock Flip-Flop for Half-Swing Clocking,” IEICE Trans. Fundamentals, vol. E82-A, No. 11, Nov. 1999, pp. 2521-2526. |
H. Kawaguchi et al., “A Reduced Clock-Swing Flip-Flop (RCSFF) for 63% Clock Power Reduction,” IEEE J. Solid-State Circuits, vol. 33, No. 5, May 1998, pp. 807-881. |
F. Klass, “Semi-Dynamic and Dynamic Flip-Flops with Embedded Logic” IEEE Symp. on VLSI Circ., Digest of Technical Papers, Jun. 1998, pp. 108-109. |