The invention relates generally to the field of CMOS image sensors and, more particularly, to such image sensors where multiple photodetectors share an amplifier.
In
These shared amplifier pixels were intended to produce small pixels with high fill factor with less scaled CMOS processes. With a small pixel, the photodiode can have low charge capacity. Shared amplifier pixels inherently have higher floating diffusion capacitance than un-shared amplifier pixels, due to having multiple floating diffusions connected together. The larger capacitance is a consequence of multiple floating diffusion regions comprising a single charge to voltage conversion node, and due to the parasitic capacitance of the interconnect layers connecting the multiple floating diffusion regions. As a result, it is desired to reduce the floating diffusion capacitance so that an adequate voltage signal swing can be achieved at the sense node.
Consequently, the present invention describes ways to reduce the floating diffusion capacitance in shared amplifier CMOS Active Pixel Sensor (APS) designs.
The present invention is directed to overcoming one or more of the problems set forth above. Briefly summarized, according to one aspect of the present invention, the present invention resides in an image sensor comprising a unit cell having a plurality of pixels; the unit cell comprising (a) an amplifier input transistor that is shared by the plurality of pixels; (b) a plurality of floating diffusions that are joined by a floating diffusion interconnect layer and are connected to the amplifier input transistor; and (c) an interconnect layer which forms an output signal wire which shields the floating diffusion interconnect layer.
These and other aspects, objects, features and advantages of the present invention will be more clearly understood and appreciated from a review of the following detailed description of the preferred embodiments and appended claims, and by reference to the accompanying drawings.
The present invention has the following advantage of reducing the charge to voltage conversion region also referred to as a sense node capacitance in shared amplifier CMOS Active Pixel Sensor (APS) designs.
a is a schematic diagram of the image sensor of the present invention having two photodiodes sharing a common sense node which uses the output bus to shield the floating diffusion interconnect layer;
b is a side view in cross section along line 3b-3b of
a is a schematic diagram of a prior art pixel having the floating diffusion in a P-Well;
b is a schematic diagram of a pixel of the present invention having the floating diffusion in a deeper and more lightly doped n-type implant and with the NMOS P-Well implant masked from the floating diffusion region;
c is a schematic diagram of a pixel of the present invention and a more specific embodiment of
Before discussing the present invention in detail, it is instructive to note that the present invention is preferably used in, but not limited to, a CMOS active pixel sensor. Active pixel sensor refers to active electrical elements within the pixel such as the reset transistor and row select transistor, and CMOS refers to complementary metal oxide silicon type electrical components such as transistors which are associated with the pixel, but typically not in the pixel, and which are formed when the source/drain of a transistor is of one dopant type and the opposite dopant type encloses it. CMOS devices typically consume less power.
Referring to
Referring to
Although the preceding embodiments are shown having two photodiodes sharing an amplifier, the present invention is applicable to any number of photodiodes sharing an amplifier. For example, there may be 3 or more photodiodes sharing an amplifier.
Referring to
Referring to
The invention has been described with reference to a preferred embodiment. However, it will be appreciated that variations and modifications can be effected by a person of ordinary skill in the art without departing from the scope of the invention.
Reference is made to and priority claimed from U.S. Provisional Application Ser. No. 60/686,715, filed Jun. 2, 2005, entitled CMOS ACTIVE PIXEL SENSOR SHARED AMPLIFIER PIXEL WITH REDUCED SENSE NODE CAPACITANCE.
Number | Name | Date | Kind |
---|---|---|---|
6657665 | Guidash | Dec 2003 | B1 |
6750912 | Tennant et al. | Jun 2004 | B1 |
7005689 | Song et al. | Feb 2006 | B2 |
7115925 | Rhodes | Oct 2006 | B2 |
7557847 | Okita et al. | Jul 2009 | B2 |
8130304 | Yin et al. | Mar 2012 | B2 |
20030234432 | Song et al. | Dec 2003 | A1 |
20040140491 | Rhodes et al. | Jul 2004 | A1 |
20050012836 | Guidash | Jan 2005 | A1 |
Number | Date | Country |
---|---|---|
0898312 | Feb 1999 | EP |
1 017 106 | Jul 2000 | EP |
1 394 858 | Mar 2004 | EP |
1 592 066 | Nov 2005 | EP |
2844398 | Mar 2004 | FR |
11274461 | Oct 1999 | JP |
2001-298177 | Oct 2001 | JP |
2002325204 | Nov 2002 | JP |
2004023107 | Jan 2004 | JP |
Number | Date | Country | |
---|---|---|---|
20060273353 A1 | Dec 2006 | US |
Number | Date | Country | |
---|---|---|---|
60686715 | Jun 2005 | US |