The present invention relates to the field of integrated circuits; more specifically, it relates to CMOS varactor structure.
Varactors are extensively used in voltage controlled oscillators used for generating clock signals in integrated circuits. Current integrated circuit varactors have limited tuning ranges which limit the performance of voltage controlled oscillators. Current integrated circuit varactors are difficult to integrate into CMOS technology, especially CMOS technology using SOI substrate thus adding additional costs to the manufacturing process. Accordingly, there exists a need in the art to overcome the deficiencies and limitations described hereinabove.
A first aspect of the present invention is a varactor, comprising: a substrate comprising a single-crystal upper silicon layer separated from a lower silicon layer by a buried oxide layer; dielectric isolation abutting sidewalls of a region of the upper silicon layer and thereby defining a body in the upper silicon layer, the dielectric isolation extending from a top surface of the substrate to a top surface of the buried oxide layer; a polysilicon electrode comprising a gate region and a plate region separated from the body by a gate dielectric layer, the gate and plate regions contiguous, the electrode electrically connected to a first pad; and a source formed in the body on a first side of the gate region, a drain formed in the body on a second and opposite side of the gate region, and a body contact formed in the body on a side of the plate region away from the gate region, the source, drain and body contact, separated from each other by regions of the body under the electrode, the source, drain and body contact electrically connected to each other and to a second pad.
A second aspect of the present invention is a method of fabricating a varactor, comprising: forming dielectric isolation abutting sidewalls of a region of a single crystal upper silicon layer of a substrate and thereby defining a body in the upper silicon layer, the substrate comprising the upper silicon layer separated from a lower silicon layer by a buried oxide layer, the dielectric isolation extending from a top surface of the substrate to a top surface of the buried oxide layer; forming a polysilicon electrode comprising a gate region and a plate region separated from the body by a gate dielectric layer, the gate and plate regions contiguous; electrically connecting the electrode to a first pad; forming a source in the body on a first side of the gate region, a drain in the body on a second and opposite side of the gate region, and a body contact in the body on a side of the plate region away from the gate region, the source, drain and body contact, separated from each other by regions of the body under the electrode; and electrically connecting the source, drain and body contact to each other and to a second pad.
The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
Formed in body 105 is a source region 120 and a drain region 125 separated by a channel region 130 of body 105. A body contact region 135 is also formed in body 105. An extension region 130A of channel region 130 (see
Electrode 140 comprises three contiguous portions, a gate 155 and plates 160A and 160B. The portion of varactor 100 comprising source 120, drain 125 and gate 155 has a channel length L measured between the source and the drain and a channel width W measured perpendicular to the channel length. There is a capacitance C1 between gate 155 and channel region 130. C1 also includes fringe field capacitance not shown. Plate 160A has a width W1 measured in the same direction as the channel width W of the FET first capacitor. There is a capacitance C2 between plate 160A and body 105. C2 also includes fringe field capacitance not shown. All other geometries fixed, the value of C2 is a function of W1. The greater W1, the greater C2.
In
Fabrication of varactor 100 utilizes conventional complimentary metal-oxide-silicon (CMOS) technology. A simplified process flow would include: (1) forming dielectric isolation 110 in an upper layer of a silicon layer of a SOI substrate and thus defining body 105, (2) forming gate dielectric layer 150 and lithographically defining and then etching electrode 140, (3) forming spacers 145, (4) masking body contact 135 and plate region 160B and simultaneously ion implanting source region 120, drain region 125, gate 155 and plate 160A, (5) masking source region 120, drain region 125, gate 155 and plate 160A and simultaneously ion implanting body contact region 135 and plate 160B, and (6) after removing the gate dielectric not protected by electrode 140 and spacers 145 forming a metal silicide layer (not shown in
Thus, the embodiments of the present invention overcome the deficiencies and limitations described hereinabove by utilizing a body contacted field-effect transistor in SOI technology as a varactor with high tenability and virtually no CMOS integration issues.
The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.