Co-patterning thin-film resistors of different compositions with a conductive hard mask and method for same

Information

  • Patent Grant
  • 6441447
  • Patent Number
    6,441,447
  • Date Filed
    Wednesday, August 11, 1999
    25 years ago
  • Date Issued
    Tuesday, August 27, 2002
    22 years ago
Abstract
A first thin film resistor formed by direct etch or lift off on a first dielectric layer that covers an integrated circuit in a substrate. A second thin film resistor comprised of a different material than the first resistor, formed by direct etch or lift off on the first dielectric layer or on a second dielectric layer over the first dielectric layer. The first and second thin film resistors are interconnected with another electronic device such as other resistors or the integrated circuit.
Description




FIELD OF THE INVENTION




The invention relates in general to integrated circuits with thin film resistors.




BACKGROUND OF THE INVENTION




Thin-film resistors are generally considered to be more precise than resistors made by diffusion or by deposited polysilicon. This is due to the superior (lower) temperature coefficient of resistivity, and voltage coefficient of thin-film resistors, when compared to diffused resistors and polysilicon resistors. Also, thin-film resistors are formed much later in the process flow (usually just prior to the interconnect metallization deposition), than diffused resistors and polysilicon resistors. The effects of subsequent process steps on the properties of a thin-film resistor are thus minimized. In a typical thin film process, a dielectric layer is deposited over the semiconductor substrate, thin film resistor material is uniformly deposited on the dielectric layer, and the thin film resistor material is patterned into a geometric configuration that yields the desired resistance value. Thin film resistors are trimmed precisely by a laser trimmer to within a very small deviation from the desired resistance value.




Thin film, trimmable resistors may be used in high/low power analog and low power digital integrated circuits. In the past, integrated circuits have generally restricted the devices in any given circuit to either high/low power analog or low power digital applications. However, modern circuits integrate both analog and digital applications on a single chip. See, for example, U.S. Pat. No. 5,369,309, the entire disclosure of which is here and incorporated by reference. That patent describes an analog to digital converter and describes the simultaneous fabrication of high power and low power devices in a substrate. Precision thin film resistors are used to manufacture analog to digital converters, band-gap reference circuits, and subscriber line interface circuits (SLIC) for telephone systems.




Until recently, telephone line cards have been typically housed at locations where large power generators were readily available (i.e. central offices). Thus, the amount of power required for operating the SLICs contained in the line cards was relatively unimportant.




Optical fibers have very wide bandwidth and are capable of handling a large number of signals. A large number of telephone conversations and/or blocks of data transmission can be concentrated into a much smaller number of telephone cables made with optical fibers.




Unfortunately, optical fibers are unable to carry the D.C. power required to operate the telephone sets. It is impractical to supply power at the subscriber site. Such subscriber telephones would be incompatible with existing phone sets, and would depend on the power companies. In the event of a loss of utility power, a subscriber's phone would not work. The problem is solved by providing remote sites with relatively small power capabilities at several locations within the neighborhoods to compensate for the optical fiber D.C. power deficiency. With this new arrangement, signals from the central offices are transmitted to the appropriate remote sites where the line cards (and hence the SLICs) now reside. The SLICs then provide the signals and the power to the subscriber phones (and extensions) at the subscriber sites.




Since these remote sites have limited power generating capabilities, the power consumed by the SLICs has become a critical factor. Thus, new SLIC designs are expected to provide the high power required to make telephone sets operate properly, while minimizing the power consumption necessary to operate the SLIC itself. Furthermore, the relief in performance requirements that would logically follow from a closer proximity to the subscriber, have not materialized because expanded duties have been imposed on the SLIC function.




Low power applications require a material with high sheet resistance such as silicon chromium (sichrome, or SiCr). That material has a sheet resistance on the order of 2.0 kOhm per square. For high power applications, the material of choice could be nickel chromium (nichrome, or NiCr) which has a sheet resistance of about 200 Ohms per square. There is an order of magnitude of difference between the sheet resistance of sichrome and the sheet resistance of nichrome. If one uses higher power nichrome resistors for low power applications, there would be an insufficient amount of substrate area to form the low power resistors, which typically range between 10 kohms to 500 kOhms. This is especially critical in low-power applications and in circuits that require a critical ratio match for both low value resistor sets and high value resistor sets. In the latter case, a diffused or implanted resistor is typically used for the low value portion of the combination. A diffused resistor is made by connecting a metal interconnect (such as aluminum) to a silicon diffusion or implant through contact apertures cut through a field oxide (typically SiO


2


) at the ends of the diffusion or implant. The silicon diffusion or implant serves as the resistor material.




As such, there remains a long felt and unfilled need to provide resistor sets in which high value resistors are precisely matched and low value precise resistors are also precisely matched. There is also a need for sets of high and low power resistors with very low temperature coefficients as well as low voltage coefficients over the operating range of the device. There is also a need for precision resistors with significantly different sheet resistance values that are formed on the same die or wafer. There is a further need for thin film resistors of different materials formed on the same dielectric layer or formed on different dielectric layers.




SUMMARY OF THE INVENTION




The foregoing needs are met by the invention. The invention provides a method for forming first and second thin film resistors of different first and second resistor materials on a first dielectric layer or on first and second dielectric layers. The invention forms the first and second thin film resistors by direct etching or lift off or by a combination of direct etching and lift off.




The invention provides a method for forming first and second thin film resistors of respective first and second different materials on first and second dielectric layers. The first and second dielectric layers are separated by a metal interconnect layer, preferably aluminum. The first resistor is formed on the first dielectric layer by either direct etching or by lift off. The first dielectric layer is suitably patterned to provide apertures for the metal interconnect to contact the underlying integrated circuit that has been formed in the substrate. The metal interconnect layer is sputter deposited over the first dielectric layer and over the first thin film resistor. The apertures in the dielectric layer provide alignment targets for patterning the resulting metal interconnect layer in order to expose the first thin film resistors which may be suitably trimmed to their desired resistance. A second dielectric layer is uniformly deposited over the surface and a layer of second thin film resistor material is deposited over the second dielectric layer. The second resistor material is different from the first resistor material that forms the first thin film resistors. The second resistor material is suitably patterned to provide the second thin film resistors. The second dielectric layer is likewise patterned and vias are opened to at least the underlying first interconnect layer. A second interconnect layer is deposited over the second dielectric layer and the second thin film resistors. The second interconnect layer is likewise patterned to expose the second thin film resistors. The second thin film resistor and the second interconnect layer are coated with a passivation layer, preferably silicon nitride.




The invention provides a method for forming first and second thin film resistors of respective first and second different materials on only a first dielectric layer. The first thin film resistor is formed on the first dielectric layer by either a lift off method or a direct etching method. The second thin film resistor is formed on the same first dielectric layer by either a lift off or a direct etching method. With the direct etching method, a layer of a second thin film resistor material is uniformly deposited over the first dielectric layer and over the first thin film resistor. Photoresist is deposited and patterned over the bulk of the second resistor material. The exposed portion of the second resistor material is subjected to a suitable etching agent that is selective between the first and second resistor materials and removes the second resistor material but does not remove the first resistor material or removes the first resistor material at a substantially lower rate than it removes the second resistor material. The resulting first and second thin film resistors on the first dielectric layer are coated with a first level interconnect layer of metal, preferably, aluminum. The first level interconnect layer is patterned to expose the first and second thin film resistors. The thin film resistors may be trimmed. A second dielectric layer is uniformly deposited over the first interconnect layer and the first and second thin film resistors. The second dielectric layer is patterned with vias extending at least to the first interconnect layer. The second level interconnect layer, (which is optional), preferably of aluminum, is uniformly deposited over the second dielectric layer. A passivation layer, typically silicon nitride, is deposited over the second level interconnect layer.











BRIEF DESCRIPTION OF THE DRAWINGS





FIGS. 1



a


-


1




e


show sequential steps in forming a first thin film resistor by a direct etching method;





FIGS. 2



a


-


2




e


show sequential steps in forming a first thin film resistor by a lift off method;





FIGS. 3



a


-


3




h


show sequential steps in forming a second thin film resistor on a second dielectric layer by direct etching;





FIGS. 4



a


-


4




d


are sequential steps in forming a second thin film resistor on a second dielectric layer by a lift off method;





FIGS. 5



a


-


5




h


show sequential steps in forming first and second thin film resistors on the same, first dielectric layer by direct etching;





FIGS. 6



a


-


6




d


show sequential steps in forming a second thin film resistor on the same, first dielectric layer using a lift off method;





FIGS. 7



a


-


7




e


show sequential steps in forming a first coated thin film resistor by direct etch;





FIGS. 8



a


-


8




e


show sequential steps in forming a first coated thin film resistor by lift off;





FIGS. 9



a


-


9




h


show sequential steps in forming a second coated thin film resistor on a different level as the first resistor by direct etch;





FIGS. 10



a


-


10




d


show sequential steps in forming a second coated thin film resistor on a different level as the first resistor by lift off;





FIGS. 11



a


-


11




h


show sequential steps in forming a second coated thin film resistor on the same level as the first resistor by direct etch;





FIGS. 12



a


-


12




d


show sequential steps in forming a second coated thin film resistor on the same level as the first resistor by lift off;





FIGS. 13



a


-


13




c


show sequential steps to add an interconnect metal by direct etch; and





FIGS. 14



a


-


14




d


show sequential steps to add an interconnect metal by lift off.











DETAILED DESCRIPTION OF THE INVENTION





FIG. 1



a


shows a semiconductor substrate


10


comprising silicon or other suitable semiconductor material. An integrated circuit


9


is formed in the semiconductor substrate


10


by suitable processes. For example, the processes shown and described in U.S. Pat. No. 5,369,309 are suitable for fabricating the integrated circuit


9


in substrate


10


. A first dielectric layer


12


is formed on surface


11


of the substrate


10


. Dielectric layer


12


typically comprises silicon dioxide and is typically formed by thermal oxidation or by a chemical vapor deposition process. However, other dielectrics may be used, including but not limited to silicon nitride and diamond. Next, as shown in

FIG. 1



b


, a layer of a first thin film resistor material


14


is uniformly deposited on the first dielectric layer


12


. Layer


14


may comprise nichrome, sichrome, trinitride, tantalum nitride, doped sichrome (i.e., sichrome-B, sichrome-C) or any other suitable thin film resistor material known to those skilled in the art. The layer


14


is typically formed by any suitable PVD process such as evaporation or sputtering.




A layer of photoresist


18


is uniformly deposited on the thin film resistor material


14


and is patterned to the shape of the desired thin film resistor. The photoresist


18


(

FIG. 1



c


) covers a portion of the thin film layer


14


and exposes the rest of the thin film resistor layer


14


to a suitable etching material. Photoresist is sensitive to light. For a positive photoresist, the exposed portion of the photoresist undergoes a photo-chemical reaction, that makes it soluble in the developer, while the unexposed portion remains insoluble in the developer. The opposite is true for a negative resist. All discussions herein related to photoresist will be using a positive photoresist, although a negative photoresist may be similarly employed. The exposed resist is removed and the remaining photoresist is then hard baked in order to provide an etch resistant mask over the remaining portion


14


of the first thin film resistor material. The exposed portion of the first thin film resistor layer


14


is etched as shown in

FIG. 1



d.


Any suitable etchant that is selective with respect to photoresist is sufficient. The etching operation may be isotropic or anisotropic. Upon removal of the exposed portion of layer


14


, the remaining photoresist


18


is striped to leave a first thin film resistor


14


on a first dielectric layer


12


as shown in

FIG. 1



e.






A lift off method is shown in

FIGS. 2



a


-


2




e.



FIG. 2



a


shows the first dielectric layer


12


on a substrate


10


comprising the integrated circuit


9


. The first dielectric layer


12


is coated with a layer of photoresist


18


. The photoresist


18


is suitably patterned to expose an area


20


for the location of the thin film resistor as shown in

FIG. 2



b.


The photoresist is hard baked to provide a suitable mask. As shown in

FIG. 2



c,


the exposed portion of the first dielectric layer


12


is partially etched to displace the exposed surface of the dielectric layer from the surface of the photoresist. As such, it creates a large step between the two levels thereby exposing the sidewalls of the photoresist to a lift off solvent. As shown in

FIG. 2



d,


a uniform layer of first thin film resistor material


14


is deposited over the photoresist and the exposed portion


20


of the first level dielectric. The substrate


10


is subjected to a suitable solvent that removes the photoresist and results in the thin film resistor


14


as shown in

FIG. 2



e.







FIGS. 3



a


-


3




h


show a direct etching method for forming a second thin film resistor


30


on a second dielectric layer


26


different from the first dielectric layer


12


. With reference to

FIG. 3



a,


the first thin film resistor


14


is formed by either the direct etch method of

FIGS. 1



a


-


1




e


or by the lift off method of

FIGS. 2



a


-


2




e.


It is preferred that the first thin film resistor


14


is formed by the direct etch method. The first level dielectric layer


12


is suitably patterned to provide apertures (not shown) extending at least to surface contact regions of the integrated circuit


9


in the substrate


10


. A metal interconnect layer


22


, preferably of aluminum, is suitably deposited uniformly over the first dielectric layer


12


and the first thin film resistor


14


. Aluminum is preferably deposited by sputtering but may also be deposited by evaporative deposition. An aperture pattern (not shown) in the aluminum layer


22


provides suitable registration marks for locating the thin film resistor. Forming apertures and metal interconnect layers are well known to those skilled in the art. In an earlier step, not shown, the aluminum


22


is suitably patterned in order to expose the thin film resistor


14


and provide the structure as shown in

FIG. 3



a.






The thin film resistor


14


is then covered with a second dielectric layer


26


as shown in

FIG. 3



b


. The second dielectric layer


26


is preferably silicon dioxide but may be any suitable dielectric including but not limited to silicon nitride and diamond.




A second layer of thin film resistor material


30


is uniformly deposited over second dielectric layer


26


. See

FIG. 3



c.


The second thin film layer


30


is covered with a layer


32


of photoresist. The photoresist is suitably patterned, developed and hard baked to provide the structure as shown in

FIG. 3



d.


That structure is etched to remove the exposed portions of layer


30


and provide the resulting structure as shown in

FIG. 3



e.


Thereafter, the photoresist is stripped to provide the second thin film resistor


30


on the second dielectric layer


26


as shown in

FIG. 3



f.






In a manner similar to that described at the beginning of this method, a second interconnect level


34


is formed over the structure of

FIG. 3



f


. Prior to forming the interconnect layer


34


, suitable vias are etched at least through second level dielectric layer


26


and extending to the first level interconnect layer


22


. The vias may be further etched through the first dielectric layer


12


to contact the integrated circuit


9


. After the layer


34


is deposited, it is suitably patterned to exposed the thin film resistor


30


. A passivation dielectric layer


36


, typically silicon nitride, is uniformly deposited over the structure as shown in

FIG. 3



h.






A second thin film resistor may also be formed by the lift off method as shown in

FIGS. 4



a


-


4




d.


The structure shown in

FIG. 4



a


is formed by substantially the same steps described in connection with

FIGS. 3



a


and


3




b


. After deposition of the second dielectric layer


26


, a photoresist layer


27


is deposited over the second dielectric layer


26


. A resist pattern


29


is etched into the exposed portion of the photoresist layer in order to assist the lift off process and into the second dielectric layer


26


. The resist pattern


29


is shown in

FIG. 4



b.


Next, as shown in

FIG. 4



c,


the uniform layer of second thin film resistor material


30


is deposited over the structure of

FIG. 4



b.


In a following step, the photoresist


27


is removed by a suitable solvent thereby leaving the second thin film resistor


30


on the second dielectric layer


26


as shown in

FIG. 4



d.






Those skilled in the art will appreciate that a second interconnect layer and a passivation layer may be formed over the structure shown in

FIG. 4



d


in a manner substantially the same as that shown in

FIGS. 3



g


and


3




h


and described above.




A method for direct etch forming the second thin film resistor on the same, first dielectric layer as the first thin film resistor is shown in

FIGS. 5



a


-


5




h.


With reference to

FIG. 5



a,


the first thin film resistor


14


is formed either by direct etching or by lift off as shown and described in connection with either

FIGS. 1



a


-


1




e


or

FIGS. 2



a


-


2




e.


After formation of the first thin film resistor


14


on the first dielectric layer


12


, a uniform layer


30


of second thin film resistor material is deposited over the first dielectric layer


12


and over the first thin film resistor


14


. As shown in

FIG. 5



b,


a photoresist layer


32


is uniformly deposited over the structure of

FIG. 5



a.


The photoresist layer


32


is suitably patterned to the shape of the desired second thin film resistor, exposed photoresist is removed, and the remaining photoresist is hard baked to provide a resist material over a portion of the second thin film resistor layer


30


. As shown in

FIG. 5



c,


the exposed thin film resistor layer


30


is removed by a suitable etching material that selectively etches material


30


with respect to material


14


. A typical etching agent for nichrome is an aqueous solution of ceric sulfate, and sulfuric acid. A typical etching agent for sichrome is a mixture of phosphoric, nitric, and hydrofluoric acid.




Those skilled in the art will recognize that the first thin film resistor material


14


and the second thin film resistor material


30


are different from each other. One may be nichrome and the other sichrome and either may be of another suitable material. This method will operate so long as the two layers


14


,


30


are not of the same material. Next the photoresist


32


is stripped to expose the two thin film resistors as shown in

FIG. 5



d.


The thin film resistors


14


,


30


may be suitably trimmed after deposition of the passivation layer. Next, as shown in

FIG. 5



e,


an interconnect layer


22


is uniformly deposited over the first dielectric layer and over the first and second thin film resistors,


14


,


30


. As described above in connection with

FIG. 3

, the first level dielectric layer


12


is patterned to include apertures for the interconnect material to contact the integrated circuit


9


in the substrate


10


. The aperture pattern provides a suitable alignment target for exposing the thin film resistors


30


,


14


. Next a second dielectric layer


26


is uniformly deposited over the interconnect level


22


and the thin film resistors


30


,


14


. The second dielectric layer


26


is patterned with suitable vias extending to at least to the first interconnect level


22


and/or to the integrated circuit


9


. As shown in

FIG. 5



g,


a second interconnect level


34


is uniformly deposited over the second dielectric layer


26


. Finally, passivation layer


36


, as shown in

FIG. 5



h,


is uniformly deposited over the second interconnect level


34


.




A second thin film resistor is formed on the same first dielectric layer by a lift off method as shown in

FIGS. 6



a


-


6




d.


With reference to

FIG. 6



a,


a silicon substrate


10


with a first dielectric layer has a first thin film resistor


14


formed by either the direct etch method of

FIG. 1



a


-


1




e


or by the lift off method

FIGS. 2



a


-


2




e.


In a first step as shown in

FIG. 6



a,


a layer of photoresist


32


is uniformly deposited over the first dielectric layer


12


and over the first thin film resistor


14


. The photoresist is patterned and hard baked to provide a suitable resist mask. Next, as shown in

FIG. 6



b,


the exposed portion


49


of the first level dielectric layer


12


is etched in order to increase the distance between the level of the exposed dielectric


12


and the top level of the photoresist


32


. Next a uniform layer of second thin film resistor material


30


is deposited over the photoresist layer


32


. The result in structure is shown in

FIG. 6



c.






The structure of

FIG. 6



c


is exposed to a suitable solvent to remove the photoresist


32


and thereby expose the first and second thin film resistors


14


,


30


both on the first dielectric layer


12


. First and second interconnect and passivation layers may be applied to the structure shown in

FIG. 6



d


in substantially the same manner as shown and described in connection with

FIGS. 5



e


-


5




h.






The methods disclosed in

FIGS. 1-6

disclose a method wherein the metal interconnect is in direct contact with the thin film resistors. The method to obtain such direct contact can sometimes damage the thin film resistors. The damage may result from the process to remove the metal layer overlaying the thin film resistor material. One method to prevent such damage is to change the first and second thin film resistors


14


,


30


to a first and second coated thin film resistors


72


,


76


.




Each first coated thin film resistor


72


comprises the first resistor material


14


and a first conductive hard mask material


70


. Likewise, each second coated thin film resistor


76


comprises the second resistor material


30


and a second conductive hard mask material


74


. The first and second resistor materials


14


,


30


are two different materials. The different materials can be nichrome, sichrome, doped sichrome, tantalum-nitride, trinitride and the like. The first and second conductive hard mask materials


70


,


74


can be the same or different refractory materials. Such refractory materials comprise titanium, tungsten, molybdenum or mixtures thereof. Preferably, the refractory material is titanium-tungsten.





FIG. 7



a


shows the semiconductor substrate


10


comprising silicon or other suitable semiconductor material. The integrated circuit


9


is formed in the semiconductor substrate


10


by suitable processes. The first dielectric layer


12


is formed on surface


11


of the substrate


10


. Next, as shown in

FIG. 7



b,


the layers of the first thin film resistor material


14


and the first conductive mask material


70


are uniformly deposited on the first dielectric layer


12


. The layer of photoresist


18


is uniformly deposited on the first conductive mask material


70


and is patterned to the shape of the desired coated thin film resistor. The photoresist


18


(

FIG. 7



c


) covers a portion of the first conductive hard mask material


70


and exposes the rest of the first conductive hard mask material


70


and the first resistor material


14


underlying the exposed first conductive hard mask material


70


to a suitable etching material. The exposed portion of the first conductive hard mask material


70


and underlying first resistor layer


14


is etched as shown in

FIG. 7



d.


Upon removal of the exposed portion of layer


70


and underlying layer


14


, the remaining photoresist


18


is striped to leave a first coated thin film resistor


72


on a first dielectric layer


12


as shown in

FIG. 7



e.






A lift off method is shown in

FIGS. 8



a


-


8




e.


The first dielectric layer


12


is coated with a layer of photoresist


18


. The photoresist


18


is suitably patterned to expose an area


20


for the location of the coated thin film resistor. The photoresist is hard baked to provide a suitable mask. As shown in

FIG. 8



c


, the exposed portion of the first dielectric layer


12


is partially etched to displace the exposed surface of the dielectric layer from the surface of the photoresist. As such, it creates a large step between the two levels thereby exposing the sidewalls of the photoresist to a lift off solvent. As shown in

FIG. 8



d,


a uniform layers of first thin film resistor material


14


and a first conductive hard mask material


70


are deposited over the photoresist and the exposed portion


20


of the first level dielectric. The substrate


10


is subjected to a suitable solvent that removes the photoresist and results in the coated thin film resistor


72


as shown in

FIG. 8



e.







FIGS. 9



a


-


9




h


show a direct etching method for forming a second coated thin film resistor


30


on the second dielectric layer


26


different from the first dielectric layer


12


. With reference to

FIG. 9



a,


the first resistor


60


is either the thin film resistor


14


or the first coated thin film resistor


70


. The resistor


70


is formed by either the direct etch method of

FIGS. 7



a


-


7




e


or by the lift off method of

FIGS. 8



a


-


8




e.


The resistor


14


is formed by either the direct etch method of

FIGS. 1



a


-


1




e


or by the lift off method of

FIGS. 2



a


-


2




e.


It is preferred that the resistor


60


is the first coated thin film resistor


72


formed by the direct etch method. The first level dielectric layer


12


is suitably patterned to provide apertures (not shown) extending at least to surface contact regions of the integrated circuit


9


in the substrate


10


. The metal interconnect layer


22


, preferably of aluminum, is suitably deposited uniformly over the first dielectric layer


12


and the first coated thin film resistor


72


. In earlier steps, not shown, the aluminum


22


is suitably patterned in order to expose portions of the first coated thin film resistor


72


and the exposed first conductive mask material


70


is removed so the aluminum


22


contacts the first coated thin film resistor


72


through the remaining first conductive hard mask material. These earlier steps result in the structure shown in

FIG. 9



a.






The first coated thin film resistor


72


is then covered with the second dielectric layer


26


as shown in

FIG. 9



b.


The second thin film resistor material


30


and the conductive hard mask material


74


are uniformly deposited over the second dielectric layer


26


. See

FIG. 9



c.


As shown in

FIG. 9



d,


the second conductive hard mask material


74


is covered with the layer


32


of photoresist. The photoresist is suitably patterned, developed and hard baked to provide the structure as shown in

FIG. 9



e.


That structure is etched to remove the exposed portions of layer


74


and the layer


30


that underlies the exposed layer


74


. The resulting structure is shown in

FIG. 9



f.






Thereafter, the photoresist is stripped to provide the second coated thin film resistor


76


on the second dielectric layer


26


. In a manner similar to that described at the beginning of this method, the second interconnect level


34


is formed over the structure of

FIG. 9



g.


Prior to forming the interconnect layer


34


, suitable vias are etched at least through the second level dielectric layer


26


and extending to the first level interconnect layer


22


. The vias may be further etched through the first dielectric layer


12


to contact the integrated circuit


9


. After the layer


34


is deposited, it is suitably patterned to exposed the second coated thin film resistor


76


. The exposed second conductive mask material


74


is removed by conventional processes known to those skilled in the art. The interconnect layer contacts the second resistor material


30


through the second conductive mask material


74


as shown in

FIG. 9



g.


A passivation dielectric layer


36


, typically silicon nitride, is uniformly deposited over the structure as shown in

FIG. 9



h.






A second coated thin film resistor


76


may also be formed by the lift off method as shown in

FIGS. 10



a


-


10




d.


The structure shown in

FIG. 10



a


is formed by substantially the same steps described in connection with

FIGS. 1



a


-


1




e,




2




a


-


2




e,




7




a


-


7




e


and


8




a


-


8




e.


After deposition of the second dielectric layer


26


, the photoresist layer


27


is deposited over the second dielectric layer


26


. The resist pattern


29


is etched into the exposed portion of the photoresist layer in order to assist the lift off process and into the second dielectric layer


26


. The resist pattern


29


is shown in

FIG. 10



b.


Next, as shown in

FIG. 10



c,


the uniform layers of second thin film resistor material


30


and second conductive hard mask material


74


are deposited over the structure of

FIG. 10



b.


In a following step, the photoresist


27


is removed by a suitable solvent thereby leaving the second coated thin film resistor


76


on the second dielectric layer


26


as shown in

FIG. 10



d.






Those skilled in the art will appreciate that a second interconnect layer and a passivation layer may be formed over the structure shown in

FIG. 10



d


in a manner substantially the same as that shown in

FIGS. 9



g


and


9




h


and described above.




A method for direct etch forming the second coated thin film resistor


76


on the same, first dielectric layer as the first coated thin film resistor


72


is shown in

FIGS. 11



a


-


11




h.


With reference to

FIG. 11



a,


the resistor


60


is either the first coated thin film resistor


72


or the thin film resistor


14


. Resistor


72


is formed either by direct etching or by lift off as shown and described in connection with either

FIGS. 7



a


-


7




e


or

FIGS. 8



a


-


8




e.


Resistor


14


is formed either by direct etching or by lift off as shown and described in connection with either

FIGS. 1



a


-


1




e


or

FIGS. 2



a


-


2




e.


Preferably, resistor


60


is the coated thin film resistor


72


formed by direct etch.




After formation of the resistor


60


on the first dielectric layer


12


, the uniform layers of the second thin film resistor material


30


and the second conductive mask material


74


are deposited over the first dielectric layer


12


and over the resistor


60


. As shown in

FIG. 11



b,


the photoresist layer


32


is uniformly deposited over the structure of

FIG. 11



a.


The photoresist layer


32


is suitably patterned to the shape of the desired second coated thin film resistor, exposed photoresist is removed, and the remaining photoresist is hard baked to provide a resist material over a portion of the second coated thin film resistor layer


76


. As shown in

FIG. 11



c,


the exposed second conductive hard mask material


74


and the thin film resistor material


30


that underlies the exposed second conductive hard mask material


74


are removed by a suitable etching material that selectively etches materials


74


,


30


with respect to materials


70


,


14


. A typical etching agent for nichrome is an aqueous solution of ceric sulfate, and sulfuric acid. A typical etching agent for sichrome is a mixture of phosphoric, nitric, and hydrofluoric acid.




Those skilled in the art will recognize that the first resistor material


14


and the second resistor material


30


are different from each other. One may be nichrome and the other sichrome and either may be of another suitable material. This method will operate so long as the two layers


14


,


30


are not of the same material. Next the photoresist


32


is stripped to expose the coated thin film resistors


76


and resistor


60


(preferably the coated thin film resistor


72


) as shown in

FIG. 11



d.


The coated thin film resistors


72


,


76


may be suitably trimmed after deposition of the passivation layer. Next, as shown in

FIG. 11



e,


an interconnect layer


22


is uniformly deposited over the first dielectric layer and over the first and second coated thin film resistors,


72


,


76


. The interconnect layer is patterned and removed to expose portions of the first and second conductive mask material


70


,


74


. The exposed first and second conductive mask materials


70


,


74


are removed so the interconnect layer connects to the conductive mask material on each first and second coated thin film resistor


72


,


76


. As described above in connection with

FIG. 9

, the first level dielectric layer


12


is patterned to include apertures for the interconnect material to contact the integrated circuit


9


in the substrate


10


. The aperture pattern provides a suitable alignment target for exposing the coated thin film resistors


72


,


76


. Next a second dielectric layer


26


is uniformly deposited over the interconnect level


22


and the coated thin film resistors


72


,


76


. The second dielectric layer


26


is patterned with suitable vias extending to at least to the first interconnect level


22


and/or to the integrated circuit


9


. As shown in

FIG. 11



g,


a second interconnect level


34


is uniformly deposited and patterned over the second dielectric layer


26


. Finally, passivation layer


36


, as shown in

FIG. 11



h,


is uniformly deposited over the second interconnect level


34


.




A second coated thin film resistor


76


is formed on the same first dielectric layer by a lift off method as shown in

FIGS. 12



a


-


12




d.


With reference to

FIG. 12



a,


a silicon substrate


10


with a first dielectric layer has a first coated thin film resistor


72


formed by either the direct etch method of

FIG. 7

or by the lift off method FIG.


8


. In a first step as shown in

FIG. 12



a,


a layer of photoresist


32


is uniformly deposited over the first dielectric layer


12


and over the first resistor


60


. The photoresist is patterned and hard baked to provide a suitable resist mask. Next, as shown in

FIG. 12



b,


the exposed portion


49


of the first level dielectric layer


12


is etched in order to increase the distance between the level of the exposed dielectric


12


and the top level of the photoresist


32


. Next uniform layers of second thin film resistor material


30


and second conductive hard mask material


74


are deposited over the photoresist layer


32


. The result in structure is shown in

FIG. 12



c.






The structure of

FIG. 12



c


is exposed to a suitable solvent to remove the photoresist


32


and thereby expose the first and second resistors


60


,


76


both on the first dielectric layer


12


. First and second interconnect and passivation layers may be applied to the structure shown in

FIG. 12

in substantially the same manner as shown and described in connection with

FIGS. 11



e


-


11




h.






An alternative embodiment to apply the interconnect layers by a direct etch method is shown in

FIGS. 13



a-c.


In

FIG. 13



a


shows a resistor


78


overlaying a dielectric layer


80


. The resistor


78


is either a thin film resistor


14


,


30


or coated thin film resistor


72


,


76


. If the coated thin film resistor


72


,


76


is used, the conductive mask material must be removed from the conductive path of the resistor material. The dielectric layer


80


is either dielectric layer


12


or


26


and is over a substrate (not shown). A third dielectric layer


82


is deposited on the resistor


78


and the dielectric layer


80


. Preferably, the third dielectric layer is an oxide such as silicon oxide and is deposited as a thin layer (around 500 Å).




Vias


84


are patterned and etched down to the terminals


86


of the resistor


78


as shown in

FIG. 13



b


. Preferably, the via etch process does not damage the resistor


78


since the resistor


78


is exposed once the vias are formed.




Metal interconnect layer, like aluminum


22


, is deposited, patterned and etched so the metal interconnects to the terminals


86


as shown in

FIG. 13



c.


Since the resistor


78


is encapsulated, the etch method used for the metal interconnect layer need not be selective with respect to the resistor


78


material used. The length (L) of the resistor


78


is from the inner edges


90


of the via


84


.




Another alternative embodiment to apply the interconnect layers is shown in

FIGS. 14



a-d.


In

FIG. 14



a


shows a resistor


78


overlaying a dielectric layer


80


. A first photoresist material


92


is applied and patterned over the dielectric layer


80


and the resistor


78


to expose portions of the dielectric layer


80


and the resistor


78


, except the terminals


86


as shown in

FIG. 14



b.


The third dielectric layer


82


is deposited on the exposed portions


80


,


78


. The photoresist material


92


is removed to form the structure shown in

FIG. 14



c.






Metal interconnect layer, like aluminum


22


, is deposited, patterned and etched so the metal interconnects to the terminals


86


as shown in

FIG. 14



d.


Since the resistor


78


is encapsulated, the etch method used for the metal interconnect layer need not be selective with respect to the resistor


78


material used. The length (L) of the resistor


78


is from the inner edges


90


of the via


84


.




Having thus described the preferred embodiments of the invention, those skilled in the art will appreciate that further additions, changes, deletions, and alterations may be made to above described processes and structures without departing from the spirit and the scope of the invention as set forth in the following claims.



Claims
  • 1. An integrated circuit formed in a semiconductor substrate comprisinga first dielectric layer formed over the integrated circuit; a first thin film resistor of a first resistor material on the first dielectric material; a second thin film resistor of a second resistor material different from the first resistor material formed on the first dielectric material; a first conductive hard mask material on at least a portion of the top surface of the first thin film resistor to form a first coated thin film resistor; a second conductive hard mask material on at least a portion of the top surface of the second thin film resistor to form a second coated thin film resistor; and an interconnect metal layer patterned to interconnect at least the first and second coated thin film resistors to the integrated circuit wherein the interconnect metal connects to the first and second conductive hard mask materials.
  • 2. The circuit of claim 1, wherein the first and second conductive hard mask materials are refractory materials.
  • 3. The circuit of claim 2, wherein the refractory materials comprise at least one element selected from the group consisting of titanium, tungsten, molybdenum and alloys thereof.
  • 4. The circuit of claim 3, wherein the refractory materials are titanium-tungsten.
  • 5. The circuit of claim 1, wherein the first and second conductive hard mask materials are different.
  • 6. The circuit of claim 1, wherein the first and second resistor materials comprise two different materials selected from the group consisting of nichrome, sichrome, sichrome-B, sichrome-C and tantalum nitride.
  • 7. The circuit of claim 1, wherein hard mask material is on at least one side edge of each thin film resistor.
  • 8. An integrated circuit formed in a semiconductor substrate comprisinga first dielectric layer formed over the integrated circuit; a first coated thin film resistor on the first dielectric layer and comprising a first resistor material and a first conductive hard mask material on at least a portion of the top surface of the first resistor material; a second dielectric layer on said first coated thin film resistor and first dielectric layer; a second coated thin film resistor on said second dielectric layer and comprising a second resistor material different from the first resistor material and a second conductive hard mask material on at least a portion of the top surface of the second resistor material; and one or more interconnect metal layers patterned to interconnect said first and second coated thin film resistors to the integrated circuit.
  • 9. The circuit of claim 8 wherein the first and second conductive hard mask materials are refractory materials.
  • 10. The circuit of claim 9 wherein the refractory materials comprising at least one element selected from the group consisting of titanium, tungsten, and molybdenum.
  • 11. The circuit of claim 10 wherein the refractory materials are titanium-tungsten.
  • 12. The circuit of claim 8 wherein the first and second co mask materials are different.
  • 13. The circuit of claim 8 wherein each of the first and second resist materials is selected from the group consisting of nichrome, sichrome, sichrome-B, sichrome-C, and tantalum nitride.
  • 14. The circuit of claim 8 wherein the portion of the top surface of is each of the first and second coated thin film resistors is at least one side edge.
  • 15. An integrated circuit formed in a semiconductor substrate, comprising:a first dielectric layer formed over the integrated circuit; a first thin film resistor of a first resistor material; a second dielectric layer patterned on the first dielectric layer and a second thin film resistor on said second dielectric layer; and a metal layer patterned on the first dielectric layer and interconnecting the thin film resistors to an electronic device.
Parent Case Info

This application is a national stage application of PCT/US98/02855, filed Feb. 12, 1998, which is a CIP U.S. application Ser. No. 08/799,793 filed Feb. 12, 1997, now U.S. Pat. No. 5,976,944.

PCT Information
Filing Document Filing Date Country Kind
PCT/US98/02855 WO 00
Publishing Document Publishing Date Country Kind
WO98/35385 8/13/1998 WO A
US Referenced Citations (4)
Number Name Date Kind
5128745 Takasu et al. Jul 1992 A
5547896 Linn et al. Aug 1996 A
5625218 Yamadera et al. Apr 1997 A
6165862 Ishikawa et al. Dec 2000 A
Foreign Referenced Citations (7)
Number Date Country
0708482 Apr 1996 EP
0726597 Dec 1997 EP
63244865 Oct 1988 JP
63-272064 Nov 1988 JP
01073659 Mar 1989 JP
02068901 Aug 1990 JP
6-61353 Mar 1994 JP
Non-Patent Literature Citations (2)
Entry
Akira Ito, et al, “A Fully Complementary BiCMOS Technology for 10 V Mixed-Signal Circuit Applications”, IEEE Transaction on Electron Devices, vol. 41, No. 7, pp. 1149-1159 (Jul. 1994).
International Search Report.