Claims
- 1. An integrated circuit formed in a semiconductor substrate comprisinga first dielectric layer formed over the integrated circuit; a first thin film resistor of a first resistor material on the first dielectric material; a second thin film resistor of a second resistor material different from the first resistor material formed on the first dielectric material; a first conductive hard mask material on at least a portion of the top surface of the first thin film resistor to form a first coated thin film resistor; a second conductive hard mask material on at least a portion of the top surface of the second thin film resistor to form a second coated thin film resistor; and an interconnect metal layer patterned to interconnect at least the first and second coated thin film resistors to the integrated circuit wherein the interconnect metal connects to the first and second conductive hard mask materials.
- 2. The circuit of claim 1, wherein the first and second conductive hard mask materials are refractory materials.
- 3. The circuit of claim 2, wherein the refractory materials comprise at least one element selected from the group consisting of titanium, tungsten, molybdenum and alloys thereof.
- 4. The circuit of claim 3, wherein the refractory materials are titanium-tungsten.
- 5. The circuit of claim 1, wherein the first and second conductive hard mask materials are different.
- 6. The circuit of claim 1, wherein the first and second resistor materials comprise two different materials selected from the group consisting of nichrome, sichrome, sichrome-B, sichrome-C and tantalum nitride.
- 7. The circuit of claim 1, wherein hard mask material is on at least one side edge of each thin film resistor.
- 8. An integrated circuit formed in a semiconductor substrate comprisinga first dielectric layer formed over the integrated circuit; a first coated thin film resistor on the first dielectric layer and comprising a first resistor material and a first conductive hard mask material on at least a portion of the top surface of the first resistor material; a second dielectric layer on said first coated thin film resistor and first dielectric layer; a second coated thin film resistor on said second dielectric layer and comprising a second resistor material different from the first resistor material and a second conductive hard mask material on at least a portion of the top surface of the second resistor material; and one or more interconnect metal layers patterned to interconnect said first and second coated thin film resistors to the integrated circuit.
- 9. The circuit of claim 8 wherein the first and second conductive hard mask materials are refractory materials.
- 10. The circuit of claim 9 wherein the refractory materials comprising at least one element selected from the group consisting of titanium, tungsten, and molybdenum.
- 11. The circuit of claim 10 wherein the refractory materials are titanium-tungsten.
- 12. The circuit of claim 8 wherein the first and second co mask materials are different.
- 13. The circuit of claim 8 wherein each of the first and second resist materials is selected from the group consisting of nichrome, sichrome, sichrome-B, sichrome-C, and tantalum nitride.
- 14. The circuit of claim 8 wherein the portion of the top surface of is each of the first and second coated thin film resistors is at least one side edge.
- 15. An integrated circuit formed in a semiconductor substrate, comprising:a first dielectric layer formed over the integrated circuit; a first thin film resistor of a first resistor material; a second dielectric layer patterned on the first dielectric layer and a second thin film resistor on said second dielectric layer; and a metal layer patterned on the first dielectric layer and interconnecting the thin film resistors to an electronic device.
Parent Case Info
This application is a national stage application of PCT/US98/02855, filed Feb. 12, 1998, which is a CIP U.S. application Ser. No. 08/799,793 filed Feb. 12, 1997, now U.S. Pat. No. 5,976,944.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/US98/02855 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO98/35385 |
8/13/1998 |
WO |
A |
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5128745 |
Takasu et al. |
Jul 1992 |
A |
5547896 |
Linn et al. |
Aug 1996 |
A |
5625218 |
Yamadera et al. |
Apr 1997 |
A |
6165862 |
Ishikawa et al. |
Dec 2000 |
A |
Foreign Referenced Citations (7)
Number |
Date |
Country |
0708482 |
Apr 1996 |
EP |
0726597 |
Dec 1997 |
EP |
63244865 |
Oct 1988 |
JP |
63-272064 |
Nov 1988 |
JP |
01073659 |
Mar 1989 |
JP |
02068901 |
Aug 1990 |
JP |
6-61353 |
Mar 1994 |
JP |
Non-Patent Literature Citations (2)
Entry |
Akira Ito, et al, “A Fully Complementary BiCMOS Technology for 10 V Mixed-Signal Circuit Applications”, IEEE Transaction on Electron Devices, vol. 41, No. 7, pp. 1149-1159 (Jul. 1994). |
International Search Report. |