Field of the Invention
The present invention relates to a coil component and, more particularly, to a coil component suitably used for a power supply circuit.
Description of Related Art
A surface-mount type coil component generally has a structure in which a plurality of conductor layers and a plurality of interlayer insulating layers are alternately laminated, and one and the other ends of the coil are connected respectively to external terminals formed on the surface of the coil component. For example, a coil component described in International Publication No. 2013/103044 has a structure in which a plurality of conductor layers and a plurality of interlayer insulating layers are alternately laminated. Further, some conductor layers have not only coil conductor patterns but also electrode patterns, and external terminals are formed on the surface of the coil component so as to be connected to the electrode patterns after lamination.
The coil component described in International Publication No. 2013/103044 is so-called a signal coil component, so that the amount of current flowing in the coil is not so large. On the other hand, a coil component used for a power supply circuit is subjected to a larger current than the signal coil component and thus has a large heat generation during actual use.
When a coil component generates heat, a crack may occur at the joint part of a solder due to a difference in thermal expansion coefficient between an external terminal and the solder. This is a phenomenon caused by a smaller thermal expansion coefficient of the external terminal than that of the solder.
It is therefore an object of the present invention to provide a coil component in which a crack is unlikely to occur at the solder joint part even when heat generation occurs due to a large current.
A coil component according to the present invention has a coil part in which a plurality of conductor layers and a plurality of interlayer insulting layers are alternately laminated and an external terminal. Each of the plurality of conductor layers has a coil conductor pattern and an electrode pattern exposed from the coil part. The plurality of electrode patterns are connected to each other through a plurality of via conductors penetrating the plurality of interlayer insulating layers. At least one of the interlayer insulating layers is exposed from the coil part at a part thereof positioned between the plurality of electrode patterns. The external terminal is formed on the electrode patterns exposed from the coil part so as to avoid the exposed part of the interlayer insulating layer.
According to the present invention, the interlayer insulating layer positioned between the electrode patterns is exposed, and the external terminal is formed so as to avoid the exposed part, so that the effective thermal expansion coefficient of the external terminal is increased by the thermal expansion coefficient of the exposed interlayer insulating layer. As a result, a difference in thermal expansion coefficient between the external terminal and a solder is reduced, so that even when heat generation occurs due to a large current, a crack hardly occurs at the solder joint part, whereby reliability of the coil component can be enhanced.
In the present invention, the formation positions of the plurality of via conductors as viewed in the lamination direction may be at least partially different from each other. With this configuration, flatness of the electrode pattern in each conductor layer can be improved.
In the present invention, at least one of the plurality of via conductors may be exposed from the coil part, and the external terminal may further be formed on the surface of the via conductor exposed from the coil part. With this configuration, the effective thermal expansion coefficient of the external terminal can be adjusted in accordance with the diameter of the via conductor exposed from the coil part. In particular, when there is a need to further increase the effective thermal expansion coefficient of the external terminal, the via conductor exposed from the coil part may be a conformal via.
In the present invention, the conductor layer may be made of copper (Cu), and the external terminal may be made of a laminated film of nickel (Ni) and tin (Sn). With this configuration, it is possible to ensure high wettability with respect to the solder while reducing DC resistance.
The coil component according to the present invention may further have first and second magnetic layers disposed so as to sandwich the coil part in the lamination direction. With this configuration, higher inductance can be obtained.
In the present invention, the plurality of conductor layers may include a first conductor layer in which one end of a coil composed of a plurality of coil conductor patterns is formed, a second conductor layer in which the other end of the coil is formed, and one or more third conductor layers positioned between the first and second conductor layers. The electrode pattern included in the first conductor layer may include a first electrode pattern constituting one end of the coil, and the electrode pattern included in the second conductor layer includes a second electrode pattern constituting the other end of the coil. The electrode pattern included in the first conductor layer further may include a third electrode pattern overlapping the second electrode pattern in the lamination direction, and the electrode pattern included in the second conductor layer further includes a fourth electrode pattern overlapping the first electrode pattern in the lamination direction. The third conductor layer may include a fifth electrode pattern overlapping the second and third electrode patterns in the lamination direction and a sixth electrode pattern overlapping the first and fourth electrode patterns. The plurality of via conductors may include a first via conductor connecting the first and sixth electrode patterns to each other, a second via conductor connecting the third and fifth electrode patterns to each other, a third via conductor connecting the second and fifth electrode patterns to each other, and a fourth via conductor connecting the fourth and sixth electrode patterns to each other. The external terminal may include a first external terminal covering the surfaces of the respective first, fourth, and sixth electrode patterns and a second external terminal covering the surfaces of the respective second, third, and fifth electrode patterns. With the above configuration, a difference in thermal expansion coefficient between the solder and both the first and second external terminals can be reduced.
In this case, the first external terminal may further cover the surface of the first via conductor, and the second external terminal may further cover the surface of the third via conductor. With this configuration, the DC resistances around the first and second external terminals can be reduced further.
In this case, the first and second via conductors may be disposed symmetrically with respect to the center of the coil part, and the third and fourth via conductors may be disposed symmetrically with respect to the center of the coil part. With this configuration, pattern design of the conductor layers and interlayer insulating layers can be facilitated.
As described above, according to the present invention, a crack is unlikely to occur at the solder joint part even when heat generation occurs due to a large current. Thus, there can be provided a highly reliable coil component for a power supply circuit.
The above and other objects, features and advantages of this invention will become more apparent by reference to the following detailed description of the invention taken in conjunction with the accompanying drawings, wherein:
Preferred embodiments of the present invention will now be explained in detail with reference to the drawings.
The coil component 10 according to the present embodiment is a surface-mount type chip component suitably used as an inductor for a power supply circuit. As illustrated in
Each of the magnetic layers 11 and 12 is a resin composite material containing magnetic powder such as ferrite powder or metal magnetic powder and constitutes a magnetic path of magnetic flux generated by making a current flow in the coil. When the metal magnetic powder is used as the magnetic powder, a permalloy-based material is preferably used. As the resin, liquid or powder epoxy resin is preferably used. However, in the present invention, to constitute the magnetic layers 11 and 12 by the composite material is optional and, for example, a substrate made of a magnetic material such as sintered ferrite may be used as the magnetic layer 11.
Unlike commonly-used laminated coil components, the coil component 10 according to the present embodiment is vertically mounted such that the z-direction which is the lamination direction is parallel to a circuit board. Specifically, a surface S1 constituting the xz plane is used as amounting surface. On the surface S1, the first and second external terminals E1 and E2 are provided. The first external terminal E1 is a terminal connected with one end of a coil formed in the coil part 20, and the second external terminal E2 is a terminal connected with the other end of the coil formed in the coil part 20.
As illustrated in
As illustrated in
Of the surface of the coil part 20 sandwiched between the magnetic layers 11 and 12, a portion covered by the external terminals E1 and E2 and a portion where the interlayer insulating layers 40 to 44 are not exposed are constituted by a magnetic member 13. The magnetic member 13 plays a role of magnetically connecting the magnetic layers 11 and 12.
As illustrated in
Land patterns 81 and 82 are provided on the circuit board 80, and the external terminals E1 and E2 of the coil component 10 are connected respectively to the land pattern 81 and 82. Electrical/mechanical connection between the land patterns 81, 82 and the external terminals E1, E2 is achieved by a solder 83. Fillet of the solder 83 is formed on apart of the external terminal E1 that is formed on the surface S3 of the coil part 20 and a part of the external terminal E2 that is formed on the surface S2 of the coil part 20.
The external terminals E1 and E2 are each made of a laminated film of nickel (Ni) and tin (Sn), and the electrode pattern serving as a base for the external terminals E1 and E2 is made of copper (Cu). Thus, the external terminals E1 and E2 are lower in thermal expansion coefficient than the solder 83. Specifically, the thermal expansion coefficient of copper (Cu) is about 16 (10−6/K), and the thermal expansion coefficient of nickel (Ni) is about 13 (10−6/K), while the thermal expansion coefficient of the solder is about 25 (10−6/K). Thus, when a current is supplied to the coil component 10, a stress occurs at the interface between the solder 83 and external terminals E1 and E2 due to heat generated by the current supply.
On the other hand, in the present embodiment, the external terminals E1 and E2 are divided into the plurality of parts E11 to E14 and the plurality of parts E21 to E24, respectively, and the interlayer insulating layers 41 to 43 are exposed between them, so that the effective thermal expansion coefficient of each of the external terminals E1 and E2 is substantially increased. This is because the thermal expansion coefficient (e.g., about 30 to 60 (10−6/K)) of resin which is the material of the interlayer insulating layers 41 to 43 is higher than the thermal expansion coefficient of the solder 83. That is, the thermal expansion coefficient of each of the external terminals E1 and E2 is not changed, but the interlayer insulating layers 41 to 43 each having a high thermal expansion coefficient are partially exposed, whereby the effective thermal expansion coefficient is increased. As a result, a difference from the thermal expansion coefficient of the solder 83 is reduced to thereby significantly reduce the stress caused due to heat generation.
As illustrated in
The conductor layer 31 is the first conductor layer formed on the upper surface of the magnetic layer 11 through the interlayer insulating layer 40. The conductor layer 31 includes a coil conductor pattern C1 wound spirally in two turns and two electrode patterns 51 and 61. The electrode pattern 51 is connected to one end of the coil conductor pattern C1, while the electrode pattern 61 is provided independently of the coil conductor pattern C1. The electrode pattern 51 is exposed from the coil part 20, and the first part E11 of the external terminal E1 is formed on the surface thereof. The electrode pattern 61 is exposed from the coil part 20, and the first part E21 of the external terminal E2 is formed on the surface thereof.
The conductor layer 32 is the second conductor layer formed on the upper surface of the conductor layer 31 through the interlayer insulating layer 41. The conductor layer 32 includes a coil conductor pattern C2 wound spirally in two turns and two electrode patterns 52 and 62. The electrode patterns 51 and 52 are provided independently of the coil conductor pattern C2. The electrode pattern 52 is exposed from the coil part 20, and the second part E12 of the external terminal E1 is formed on the surface thereof. The electrode pattern 62 is exposed from the coil part 20, and the second part E22 of the external terminal E2 is formed on the surface thereof.
The conductor layer 33 is the third conductor layer formed on the upper surface of the conductor layer 32 through the interlayer insulating layer 42. The conductor layer 33 includes a coil conductor pattern C3 wound spirally in two turns and two electrode patterns 53 and 63. The electrode patterns 53 and 63 are provided independently of the coil conductor pattern C3. The electrode pattern 53 is exposed from the coil part 20, and the third part E13 of the external terminal E1 is formed on the surface thereof. The electrode pattern 63 is exposed from the coil part 20, and the third part E23 of the external terminal E2 is formed on the surface thereof.
The conductor layer 34 is the fourth conductor layer formed on the upper surface of the conductor layer 33 through the interlayer insulating layer 43. The conductor layer 34 includes a coil conductor pattern C4 wound spirally in two turns and two electrode patterns 54 and 64. The electrode pattern 64 is connected to one end of the coil conductor pattern C4, while the electrode pattern 54 is provided independently of the coil conductor pattern C4. The electrode pattern 54 is exposed from the coil part 20, and the fourth part E14 of the external terminal E1 is formed on the surface thereof. The electrode pattern 64 is exposed from the coil part 20, and the fourth part E24 of the external terminal E2 is formed on the surface thereof.
The coil conductor patterns C1 and C2 are connected to each other through a via conductor penetrating the interlayer insulating layer 41, coil conductor patterns C2 and C3 are connected to each other through a via conductor penetrating the interlayer insulating layer 42, and the coil conductor patterns C3 and C4 are connected to each other through a via conductor penetrating the interlayer insulating layer 43. Thus, an eight-turn coil is obtained by the coil conductor patterns C1 to C4. One end of the obtained eight-turn coil is connected to the first part E11 of the external terminal E1, and the other end thereof is connected to the fourth part E24 of the external terminal E2.
The electrode patterns 51 to 54 are connected to each other through via conductors V1 to V3 penetrating the interlayer insulating layers 41 to 43, respectively. Similarly, the electrode patterns 61 to 64 are connected to each other through via conductors V4 to V6 penetrating the interlayer insulating layers 41 to 43, respectively. When viewed in the lamination direction, the formation positions of the via conductors V1 to V3 differ from one another, and the formation positions of the via conductors V4 to V6 also differ from one another.
In the cross section illustrated in
As described above, the external terminals E1 and E2 are formed on the surfaces of the electrode patterns 51 to 54, and 61 to 64 exposed from the coil part 20 so as to avoid the exposed parts of the interlayer insulating layers 41 to 43, so that the exposed parts of the interlayer insulating layers 41 to 43 are exposed directly without being covered by the external terminals E1 and E2. As a result, as described above, the effective thermal expansion coefficient of each of the external terminals E1 and E2 is increased, whereby a difference from the thermal expansion coefficient of the solder 83 is reduced.
A recess may be formed at portions on the surfaces of the conductor layers 32 to 34 where the via conductors V1 to V6 are formed. However, in the present embodiment, the formation positions of the via conductors V1 to V3 as viewed in the lamination direction are deviated from one another and, similarly, the formation positions of the via conductors V4 to V6 as viewed in the lamination direction are deviated from one another, so that the recesses formed on the surfaces of the conductor layers 32 to 34 are not accumulated. Thus, high flatness can be ensured.
Further, in the present embodiment, the via conductors V1 and V4 are disposed symmetrically with respect to the center of the coil part 20, the via conductors V2 and V5 are disposed symmetrically with respect to the center of the coil part 20, and the via conductors V3 and V6 are disposed symmetrically with respect to the center of the coil part 20. This facilitates pattern design of the conductor layers 31 to 34 and interlayer insulating layers 41 to 43.
The following describes the manufacturing method for the coil component 10 according to the present embodiment.
As illustrated in
The conductor layer 31 has a planar shape as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Then, as illustrated in
Thus, the coil component 10 according to the present embodiment is accomplished.
As described above, in the present embodiment, the planar positions of the through holes 102, 112, and 122 are offset from each other, so that it is possible to reduce overlap between the via conductors V1 to V3. Similarly, the planar positions of the through holes 103, 113, and 123 are offset from each other, so that it is possible to reduce overlap between the via conductors V4 to V6.
In the example illustrated in
In the example illustrated in
In the example illustrated in
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
For example, in the above embodiment, the coil part 20 includes four conductor layers 31 to 34. However, in the present invention, the number of the conductor layers is not limited to this. Further, the number of turns of the coil conductor pattern formed in each conductor layer is not particularly limited.
Number | Date | Country | Kind |
---|---|---|---|
2017-092017 | May 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5515022 | Tashiro | May 1996 | A |
10475570 | Kido | Nov 2019 | B2 |
20010029662 | Uriu et al. | Oct 2001 | A1 |
20020009577 | Takaya et al. | Jan 2002 | A1 |
20060097835 | Tomonari et al. | May 2006 | A1 |
20080257488 | Yamano | Oct 2008 | A1 |
20100157565 | Yoshida et al. | Jun 2010 | A1 |
20110291790 | Okumura et al. | Dec 2011 | A1 |
20120112869 | Nishikawa et al. | May 2012 | A1 |
20120227250 | Yamano | Sep 2012 | A1 |
20120249276 | Fontana et al. | Oct 2012 | A1 |
20130152379 | Lee et al. | Jun 2013 | A1 |
20130314189 | Okumura et al. | Nov 2013 | A1 |
20140139307 | Kido et al. | May 2014 | A1 |
20140224418 | Seko | Aug 2014 | A1 |
20140285303 | Cho et al. | Sep 2014 | A1 |
20140285306 | Sasaki | Sep 2014 | A1 |
20150170834 | Yamano | Jun 2015 | A1 |
20160247630 | Kido et al. | Aug 2016 | A1 |
20180122548 | Kim | May 2018 | A1 |
20180122556 | Kim | May 2018 | A1 |
Number | Date | Country |
---|---|---|
07-161529 | Jun 1995 | JP |
05-258973 | Jun 2006 | JP |
2006-140229 | Jun 2006 | JP |
2012-015493 | Jan 2012 | JP |
2012-104673 | May 2012 | JP |
2014-229739 | Dec 2014 | JP |
2007080680 | Jul 2007 | WO |
2013103044 | Jul 2013 | WO |
Number | Date | Country | |
---|---|---|---|
20180323003 A1 | Nov 2018 | US |