The present application relates to power bipolar transistors, and more particularly to double-base-contact transistors of the type known as “B-TRAN.”
Note that the points discussed below may reflect the hindsight gained from the disclosed inventions, and are not necessarily admitted to be prior art.
Published application US 2014-0375287 (which is hereby incorporated by reference) disclosed a fully bidirectional bipolar transistor with two base terminals. Such transistors are referred to as “B-TRANs.” The base region of the transistor is preferably the bulk of a semiconductor die. The transistor preferably has two emitter/collector regions, one on each face of the die. Two distinct base contact regions are also provided—one on each face of the die. Thus, for example, with a p-type semiconductor die, each face would include an n+ emitter/collector region and a p-type base contact region. Isolation trenches and peripheral field-limiting rings are preferably also included, but in essence the B-TRAN is a four-terminal three-layer device.
An example of a B-TRAN structure is generally illustrated in
Parent application US 2014-0375287 also describes some surprising aspects of operation of this kind of device. Notably: 1) when the device is turned on, it is preferably first operated merely as a diode, and base drive is then applied to reduce the on-state voltage drop. 2) Base drive is preferably applied to the base nearest whichever emitter/collector region will be acting as the collector (as determined by the external voltage seen at the device terminals). This operation is very different from typical bipolar transistor operation, where the base contact is (typically) closely connected to the emitter-base junction but may be far from the collector contact. 3) A two-stage turnoff sequence is preferably used. In the first stage of turnoff, the transistor is brought out of full bipolar conduction, but still is connected to operate as a diode; in the final state of turnoff diode conduction is blocked too. 4) In the off state, base-emitter voltage (on each side) is limited by an external low-voltage diode which parallels that base-emitter junction. This prevents either of the base-emitter junctions from getting anywhere close to forward bias, and avoids the degradation of breakdown voltage which can occur otherwise.
Since the B-TRAN is a fully symmetric device, there is no difference between the two emitter/collector regions. However, in describing the operation of the device, the externally applied voltage will determine which side is (instantaneously) acting as the emitter, and which is acting as the collector. The two base contact terminals are accordingly referred as the “e-base” and “c-base”, where the c-base terminal is on the side of the device which happens to be the collector side at a given moment.
In one sample embodiment, a B-TRAN can have six phases of operation in each direction, as follows.
1) Initially, as seen in
2) As seen in
After a short time, e.g. a few microseconds, the drift layer is well-charged. The forward voltage drop is low, but greater in magnitude than 0.7 V (a typical silicon diode voltage drop). In one sample embodiment, a typical forward voltage drop (Vf) at a typical current density of e.g. 200 A/cm2 can have a magnitude of e.g. 1.0 V.
3) To further reduce forward voltage drop Vf, the conductivity of the drift region is increased, as in e.g.
4) Continuing in the sample embodiment of
5) To turn the device off, as in e.g.
6) Finally, at an optimum time (which can be e.g. nominally 2 μs for a 1200 V device), full turn-off can occur, as seen in e.g.
The procedure of steps 1-6 can, when modified appropriately, used to operate the device in the opposite direction. Steps 1-6 can also be modified to operate a PNP B-TRAN (e.g. by inverting all relevant polarities).
Note that, even though the B-TRAN is a four-terminal device, with two base contact regions which are operated separately, its device physics are those of a three-layer device—i.e. it only has one base region. That is the center of the die's vertical extent, between the two emitter junctions. Since the B-TRAN is a symmetrically bipolar device, only one of the two emitter/collector regions will be operating as an emitter at any given moment; but the bottom junction of either emitter/collector region is referred to here, for convenience, as an “emitter junction.”
A somewhat similar structure was shown and described in application WO2014/122472 of Wood. However, that application is primarily directed to different structures. The Wood application also does not describe the methods of operation described in the US 2014-0375287 application.
The present application teaches, among other innovations, improved B-TRAN devices and operating methods, in which additional doping is added near the base contact, to reduce the series resistance between the heavily-doped base contact region and the voltage-withstand part of the device.
The above innovations are implemented, in various disclosed embodiments, by a combination of dopant introduction steps with activation/drive steps which produces reduced resistivity in the semiconductor material above the bottom of the trench which separates each base contact location from the nearby emitter/collector region. By correct use of thermal cycles, a close approximation of symmetry is maintained between the frontside and back side structures.
The disclosed inventions will be described with reference to the accompanying drawings, which show important sample embodiments and which are incorporated in the specification hereof by reference, wherein:
The numerous innovative teachings of the present application will be described with particular reference to presently preferred embodiments (by way of example, and not of limitation). The present application describes several inventions, and none of the statements below should be taken as limiting the claims generally.
The present application discloses new device structure and fabrication sequence for a B-TRAN-type transistor.
The present application describes a fabrication sequence that reduces the value of the parasitic base resistance in a B-TRAN. The origin of the unwanted parasitic base resistance can be understood by referring to
The resistance between the metal base contact at the device surface and the base region below the center of the emitter is known as the base resistance, “rb” and consists of two segments:
1. The intrinsic base resistance “rb1” which is the resistance of the base below the emitter; and
2. The extrinsic base resistance “rb2” which is the resistance of the base from the outer edge of the emitter to the metal contact to the base.
Both of these segments contribute to the voltage drop when current flows through them. However, it is difficult to reduce the intrinsic base resistance, rb1, since the resistivity of the p-type base in this region is high so that the reverse biased base-to-collector junction will sustain the required voltage. However, the extrinsic base resistance, rb2, can be reduced without affecting the breakdown voltage as long as it is done properly. Specifically, both a P+ contact region and a deeper p-type region can be formed at separate times in the fabrication, with each of these two regions reducing the extrinsic base resistance rb2. Such a structure is shown in
1. The dopant that forms the P+ base contact region may be introduced before the single drive-in step that is used to diffuse all dopant species prior to the contact mask on side 2. If so, a slow diffusing p-type atom such as indium should be chosen. Alternately, the P+ contact region may be introduced through the contact mask over regions where a low P+ contact region is desired. Then boron or indium may be used. However, in the B-TRAN process flow, the P+ contact implant on side 1 cannot be fully activated since the wafers are restricted to remain at or below 450 C to prevent an unwanted interaction between the metal and the silicon in the contact opening.
2. The dopant that forms the p-type resistance-lowering region must be introduced before the single drive-in step. However, this drive-in step also diffuses the n-type emitter/collector region to its final profile and depth. If the implanted dose of the p-type dopant (typically boron) is too low, the p-type diffused region does not extend deeply into the p-type substrate, and the extrinsic base resistance is not decreased as much as is possible. If the implanted dose of the p-type dopant is too high, the resulting dopant profile will extend below the bottom of the trench, where it can reduce the base-to-collector reverse breakdown voltage. There is an implant dose for a given trench configuration (depth, sidewall oxide thickness, corner radius, etc.) that will provide a reduction in the extrinsic base resistance without reducing the breakdown voltage, as long as the n-type region is approximately the same depth as the trenches. (Note: If the emitter/collector-to-base region is considerably shallower that the trenches, the base width will be wider than needed, reducing B-TRAN performance.) This implant dose may be found, starting with a given trench depth, p-dopant concentration, and emitter/collector dopant profile using either simulation techniques, or by varying the p-type implant dose and measuring the base-to emitter/collector breakdown voltage. The goal is to determine the implant dose that provides a low extrinsic base resistance without (or at most, only slightly) reducing the collector-to-base breakdown voltage.
To implement this, the additional p-type boron implant preferably occurs on both surfaces prior to the combined drive-in step. The details of this implant step:
2. P++ contact implant occurs after the combined drive-in step. E.g.:
In one example, the “drive-in” step that diffuses the dopants to their final junction depth is: a. 25 min dry O2 at 1150 C, followed by b. 120 min N2 at 1150 C.
The P++ activation on Side 2 prior to metallization takes place during the BPSG flow step: e.g. 30 min N2 at 900 C.
The P++ activation on side 1 after metallization of Side 2 is effected by the metal anneal stop: e.g. 60 minutes in forming gas (N2/H2) at 450 C.
To form the n and n+ regions, both phosphorus and arsenic are implanted: e.g. a. Phosphorus: 5×1015 at 80 kev, and b. Arsenic: 3×1015 at 50 kev.
The disclosed innovations, in various embodiments, provide one or more of at least the following advantages. However, not all of these advantages result from every one of the innovations disclosed, and this list of advantages does not limit the various claimed inventions.
As will be recognized by those skilled in the art, the innovative concepts described in the present application can be modified and varied over a tremendous range of applications, and accordingly the scope of patented subject matter is not limited by any of the specific exemplary teachings given. It is intended to embrace all such alternatives, modifications and variations that fall within the spirit and broad scope of the appended claims.
None of the description in the present application should be read as implying that any particular element, step, or function is an essential element which must be included in the claim scope: THE SCOPE OF PATENTED SUBJECT MATTER IS DEFINED ONLY BY THE ALLOWED CLAIMS. Moreover, none of these claims are intended to invoke paragraph six of 35 USC section 112 unless the exact words “means for” are followed by a participle.
The claims as filed are intended to be as comprehensive as possible, and NO subject matter is intentionally relinquished, dedicated, or abandoned.
Priority is claimed from U.S. application 62/112,929 (att'y docket IPC-239-P), and also from U.S. application Ser. No. 15/004,872, both of which are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
62112929 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15004872 | Jan 2016 | US |
Child | 15018844 | US |