Claims
- 1. An array, comprising:
a plurality of three-color pixel elements, wherein each said three-color pixel element comprises:
a blue emitter disposed at a center of a square disposed at an origin of an X, Y coordinate system having a first, a second, a third, and a fourth quadrant, wherein said blue emitter is square-shaped; a pair of red emitters spaced apart from said blue emitter and symmetrically disposed about said blue emitter in said second and said fourth quadrants, wherein said red emitters occupy a portion of said second and said fourth quadrants not occupied by said blue emitter, wherein said red emitters are generally square-shaped having truncated inwardly-facing corners forming edges parallel to sides of said blue emitter; a pair of green emitters spaced apart from said blue emitter and symmetrically disposed about said blue emitter in said first and said third quadrants, wherein said green emitters occupy a portion of said first and said third quadrants not occupied by said blue emitter, wherein said green emitters are generally square-shaped having truncated inwardly-facing corners forming edges parallel to said sides of said blue emitter; wherein said array is repeated across a panel to complete a device with a desired matrix resolution forming a checker board of alternating said red emitters and said green emitters with said blue emitters distributed evenly across said device, wherein said blue emitters are at half resolution of said red emitters and said green emitters; a first transistor for said blue emitter, a second transistor for said red emitter, and a third transistor for said green emitter, wherein said second and third transistors are grouped together at interstitial corners between said three-color pixel elements; and column lines and row lines connecting to said first, second, and third transistors, wherein two of said column lines and two of said row lines are coupled to said second and third transistors in said interstitial corners.
- 2. The array of claim 1, further comprising associated structures connected to said first, second, and third transistors.
- 3. The array of claim 2, wherein said associated structures are capacitors.
- 4. An array, comprising:
a plurality of three-color pixel elements, wherein each said three-color pixel element comprises:
a blue emitter disposed at a center of a square disposed at an origin of an X, Y coordinate system having a first, a second, a third, and a fourth quadrant, wherein said blue emitter is square-shaped; a pair of red emitters spaced apart from said blue emitter and symmetrically disposed about said blue emitter in said second and said fourth quadrants, wherein said red emitters occupy a portion of said second and said fourth quadrants not occupied by said blue emitter, wherein said red emitters are generally square-shaped having truncated inwardly-facing corners forming edges parallel to sides of said blue emitter; a pair of green emitters spaced apart from said blue emitter and symmetrically disposed about said blue emitter in said first and said third quadrants, wherein said green emitters occupy a portion of said first and said third quadrants not occupied by said blue emitter, wherein said green emitters are generally square-shaped having truncated inwardly-facing comers forming edges parallel to said sides of said blue emitter; and transistors coupled to said blue emitters, said red emitters, and said green emitters; wherein said array is repeated across a panel to complete a device with a desired matrix resolution forming a checker board of alternating said red emitters and said green emitters with said blue emitters are distributed at a spatial frequency, wherein said blue emitters are at half resolution of said red emitters and said green emitters; wherein said transistors for said red emitters and said green emitters are grouped together at interstitial comers between said three-color pixel elements; column lines and row lines connecting to said transistors, wherein two of said column lines and two of said row lines are coupled to said transistors for said red emitters and said green emitters in said interstitial corners; and wherein said transistors for said red emitters and said green emitters are disposed at locations in said array such that said transistors for said red emitters and said green emitters are disposed at said spatial frequency said blue emitters and are 180° out of z,999
- 9. An array, comprising:
a plurality of three-color pixel elements, wherein each said three-color pixel element comprises a blue emitter, a pair of red emitters, and a pair of green emitters arranged in a square design; wherein said array is repeated across a panel to complete a device with a desired matrix resolution forming a checker board of alternating said red emitters and said green emitters with said blue emitters distributed evenly across said device, wherein said blue emitters are at half resolution of said red emitters and said green emitters; a first transistor for said blue emitter, a second transistor for said red emitter, and a third transistor for said green emitter, wherein said second and third transistors are grouped together at interstitial comers between said three-color pixel elements; and column lines and row lines connecting to said first, second, and third transistors, wherein two of said column lines and two of said row lines are coupled to said second and third transistors in said interstitial corners.
- 10. The array of claim 9, further comprising associated structures connected to said first, second, and third transistors.
- 11. The array of claim 10, wherein said associated structures are capacitors.
- 12. An array, comprising:
a plurality of three-color pixel elements, wherein each said three-color pixel element comprises a blue emitter, a pair of red emitters, and a pair of green emitters disposed in a square design, and transistors coupled to said blue emitters, said red emitters, and said green emitters; wherein said array is repeated across a panel to complete a device with a desired matrix resolution forming a checker board of alternating said red emitters and said green emitters with said blue emitters are distributed at a spatial frequency, wherein said blue emitters are at half resolution of said red emitters and said green emitters; wherein said transistors for said red emitters and said green emitters are grouped together at interstitial corners between said three-color pixel elements; column lines and row lines connecting to said transistors, wherein two of said column lines and two of said row lines are coupled to said transistors for said red emitters and said green emitters in said interstitial corners; and wherein said transistors for said red emitters and said green emitters are disposed at locations in said array such that said transistors for said red emitters and said green emitters are disposed at said spatial frequency of said blue emitters and are 180° out of phase with said blue emitters, said transistors for said red emitters and said green emitters being sized to have a luminance value equal to a luminance value of said blue emitters.
- 13. The array of claim 12, further comprising associated structures connected to said transistors.
- 14. The array of claim 13, wherein said associated structures are capacitors.
- 15. The array of claim 12, wherein a radiance value of said red emitters and said green emitters is substantially equal to a radiance value of said blue emitters.
- 16. The array of claim 15, wherein said luminance value of said red emitters and said green emitters is substantially equal to said radiance value of said blue emitters is adjusted to provide a desired white color point.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application claims the benefit of the date of the U.S. Provisional Patent Application Serial No. 60/290,103, entitled “Improvements to Color Flat Panel Display Sub-Pixel Arrangements and Layouts”, filed on May 9, 2001, which is incorporated herein in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60290103 |
May 2001 |
US |