Claims
- 1. An apparatus for converting parallel digital signals to serial photonic signals, the apparatus comprising:
a first photonic pulse having a first timing corresponding to a first frequency; first and second parallel digital inputs; a first modulator loader and a first photonic modulator, the first modulator loader configured to provide the first parallel digital input to the first photonic modulator at a first time corresponding to a first delayed timing of the first photonic pulse; a second modulator loader and a second photonic modulator, the second modulator loader configured to provide the second parallel digital input to the second photonic modulator at the first time corresponding to the first delayed timing of the first photonic pulse; a first photonic output from the first photonic modulator and a second photonic output from the second photonic modulator provided at a second time corresponding to the first timing of the first photonic pulse.
- 2. The apparatus of claim 1, further comprising a first delay mechanism and a second delay mechanism, the first and second delay mechanisms configured to delay the first and second photonic outputs by first and second delays, respectively, so that the first and second photonic outputs are timed serially between pulses of the first photonic pulse.
- 3. The apparatus of claim 2, further comprising a serial output comprising the first photonic pulse, the first photonic output delayed by the first delay, and the second photonic output delayed by the second delay.
- 4. The apparatus of claim 3, wherein the first and second modulator loaders are configured to load the first and second parallel digital signals into the first and second photonic modulators during the multiplexing of the serial output.
- 5. The apparatus of claim 4, wherein the first and second photonic modulators have a response time and wherein a time between successive pulses of the first photonic pulse is longer than the response time of the first and second photonic modulators.
- 6. The apparatus of claim 5, wherein the first and second parallel digital inputs comprise multi-level non-binary signals.
- 7. The apparatus of claim 6, wherein the first and second photonic outputs comprise multi-level non-binary photonic signals.
- 8. The apparatus of claim 7, further comprising:
a second photonic pulse having a second timing corresponding to a second frequency; third and fourth parallel digital inputs; a third modulator loader and a third photonic modulator, the third modulator loader configured to provide the third parallel digital input to the third photonic modulator at a third time corresponding to a second delayed timing of the second photonic pulse; a fourth modulator loader and a fourth photonic modulator, the fourth modulator loader configured to provide the fourth parallel digital input to the fourth photonic modulator at the third time corresponding to the second delayed timing of the second photonic pulse; a third photonic output from the third photonic modulator and a fourth photonic output from the fourth photonic modulator provided at a fourth time corresponding to the second timing of the second photonic pulse.
- 9. The apparatus of claim 1, further comprising a serial output comprising the first photonic pulse, the first photonic output delayed by a first delay, and the second photonic output delayed by a second delay.
- 10. The apparatus of claim 1, wherein the first and second modulator loaders are configured to load the first and second parallel digital signals into the first and second photonic modulators while multiplexing the first photonic pulse, the first photonic output delayed by a first delay, and the second photonic output delayed by a second delay, into a serial output.
- 11. The apparatus of claim 1, wherein the first and second photonic modulators have a response time and wherein the time between successive pulses of the first photonic pulse is longer than the response time of the first and second photonic modulators.
- 12. The apparatus of claim 1, wherein the first and second parallel digital inputs comprise multi-level non-binary signals.
- 13. The apparatus of claim 1, wherein the first and second photonic outputs comprise multi-level non-binary photonic signals.
- 14. The apparatus of claim 1, wherein the first and second photonic outputs are amplitude-modulated.
- 15. The apparatus of claim 1, wherein the first and second photonic outputs are phase-modulated.
- 16. The apparatus of claim 1, wherein the first and second photonic outputs are polarization-modulated.
- 17. The apparatus of claim 1, wherein the first and second photonic outputs are spatially modulated.
- 18. The apparatus of claim 1, further comprising:
a second photonic pulse having a second timing corresponding to a second frequency; third and fourth parallel digital inputs; a third modulator loader and a third photonic modulator, the third modulator loader configured to provide the third parallel digital input to the third photonic modulator at a third time corresponding to a second delayed timing of the second photonic pulse; a fourth modulator loader and a fourth photonic modulator, the fourth modulator loader configured to provide the fourth parallel digital input to the fourth photonic modulator at the third time corresponding to the second delayed timing of the second photonic pulse; a third photonic output from the third photonic modulator and a fourth photonic output from the fourth photonic modulator provided at a fourth time corresponding to the second timing of the second photonic pulse.
- 19. A method for converting parallel digital signals to serial photonic signals, the method comprising:
providing a first photonic pulse having a first timing corresponding to a first frequency; providing first and second parallel digital inputs; loading the first parallel digital input into a first photonic modulator and loading the second parallel digital input into a second photonic modulator at a first time corresponding to a firs delayed timing of the first photonic pulse; and reading a first photonic output from the first photonic modulator and reading a second photonic output from the second photonic modulator at a second time corresponding to the first timing of the first photonic pulse.
- 20. The method of claim 19, further comprising delaying the first photonic output by a first delay and delaying the second photonic output by a second delay, the first and second delays being timed so that the first and second photonic outputs are timed serially between pulses of the first photonic pulse.
- 21. The method of claim 20, further comprising a serial output comprising the first photonic pulse, the delayed first photonic output, and the delayed second photonic output.
- 22. The method of claim 21, wherein loading the first and second parallel digital signals into the first and second photonic modulators is timed to occur during the multiplexing of the serial output.
- 23. The method of claim 22, wherein the first and second photonic modulators have a response time and wherein the time between successive pulses of the first photonic pulse is longer than the response time of the first and second photonic modulators.
- 24. The method of claim 23, wherein the first and second parallel digital inputs comprise multi-level non-binary signals.
- 25. The method of claim 24, wherein the first and second photonic outputs comprise multi-level non-binary photonic signals.
- 26. The method of claim 25, further comprising:
providing a second photonic pulse having a first timing corresponding to a second frequency; providing third and fourth parallel digital inputs; loading the third parallel digital input into a third photonic modulator and loading the fourth parallel digital input into a fourth photonic modulator at a third time corresponding to a first delayed timing of the second photonic pulse; and reading a third photonic output from the third photonic modulator and reading a fourth photonic output from the fourth photonic modulator at a fourth time corresponding to the first timing of the second photonic pulse.
- 27. The method of claim 19, further comprising multiplexing the first photonic pulse, the first photonic output delayed by a first delay, and the second photonic output delayed by a second delay, into a serial output.
- 28. The method of claim 19, wherein loading the first and second parallel digital signals into the first and second photonic modulators occurs while multiplexing the first photonic pulse, the first photonic output delayed by a first delay, and the second photonic output delayed by a second delay, into a serial output.
- 29. The method of claim 19, wherein the first and second photonic modulators have a response time and wherein the time between successive pulses of the first photonic pulse is longer than the response time of the first and second photonic modulators.
- 30. The method of claim 19, wherein the first and second parallel digital inputs comprise multi-level non-binary signals.
- 31. The method of claim 19, wherein the first and second photonic outputs comprise multi-level non-binary photonic signals.
- 32. The method of claim 19, wherein the first and second photonic outputs are amplitude-modulated.
- 33. The method of claim 19, wherein the first and second photonic outputs are phase-modulated.
- 34. The method of claim 19, wherein the first and second photonic outputs are polarization-modulated.
- 35. The method of claim 19, wherein the first and second photonic outputs are spatially modulated.
- 36. A method for converting parallel digital signals to serial photonic signals, the method comprising:
providing a second photonic pulse having a second timing corresponding to a second frequency; providing third and fourth parallel digital inputs; loading the third parallel digital input into a third photonic modulator and loading the fourth parallel digital input into a fourth photonic modulator at a third time corresponding to a second delayed timing of the second photonic pulse; and reading a third photonic output from the third photonic modulator and reading a fourth photonic output from the fourth photonic modulator at a fourth time corresponding to the second timing of the second photonic pulse.
RELATED APPLICATIONS
[0001] This application is a continuation of a co-pending patent application, Ser. No. 09/075,046, filed on May 8, 1998 and directed to a Combination Photonic Time and Wavelength Division Multiplexer.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09075046 |
May 1998 |
US |
Child |
09785524 |
Feb 2001 |
US |