Claims
- 1. In a phase-delay rectifier (PDR) having a silicon controlled rectifier (SCR) bridge circuit to transfer 3-phase line power to a dc link, wherein actual current in said link is compared with a current command for generating a firing angle control signal, .alpha., applied to the PDR to produce a firing angle in a range from 0.degree. to 180.degree., wherein the output voltage of the PDR is proportional to the cosine of the firing angle, and a cosine ramp signal for a given SCR relating to a given phase is used to generate the gate firing pulse for the SCR by comparing the difference signal, .alpha.-control, to said cosine ramp to determine the correct time for firing each SCR, an improvement comprising means responsive to said control signal, cosine ramp signals and phase signals of said 3-phase line power transformed into 90.degree. phase delayed line neutral phase signals A.phi., B.phi. and C.phi. for producing firing control signals, for SCR switches in said bridge circuit, said means comprising
- means for comparing said phase signals A.phi., B.phi. and C.phi. with each other in pairs for producing squarewave signals +A.phi. SYNC, +B.phi. SYNC and +C.phi. SYNC indicative of the 120.degree. phase relationship of the separate lines of said 3-phase power,
- means for generating said cosine ramp signals,
- comparator means for comparing said .alpha.-control signal with each of said cosine ramp signals for generating a squarewave COMP signal from each of said cosine ramp signals that is high when said cosine ramp signals exceed said .alpha.-control signal, and
- combinational logic responsive to said COMP signals and said SYNC signals for producing said SCR firing control signals.
- 2. The improvement as defined in claim 1, including in said combinational logic for each firing control signal a squarewave signal from the combinational logic of a firing control signal of another phase to negate the generation of a firing control signal when the other firing control signal of said other phase is being generated for immunity from noise.
- 3. The improvement as defined in claim 2 wherein said squarewave signal is the firing control signal for the other phase.
- 4. The improvement as defined by claim 1 wherein said combinational means is defined by the logic equations:
- FIRE A+=(A+.multidot.B+)+(C+.multidot.B+.multidot.-A.phi. SYNC)
- FIRE B+=(B+.multidot.C+)+(C+.multidot.A+.multidot.-B.phi. SYNC)
- FIRE C+=(C+.multidot.A+)+(A+.multidot.B+.multidot.-C.phi. SYNC)
- where:
- A+=+A.phi. SYNC.multidot.COMP-1
- B+=+B.phi. SYNC.multidot.COMP-2
- C+=+C.phi. SYNC.multidot.COMP-3
- and
- COMP 1=+.alpha. control>A RAMP
- COMP 2=+.alpha. control>B RAMP
- COMP 3=+.alpha. control>C RAMP
- 5. The improvement as defined in claim 4 wherein said silicon controlled rectifier bridge circuit is a fullwave bridge circuit requiring corresponding SCR firing control signals for negative half cycles of each phase, and said negative SCR firing control signals are produced by a combinational logic circuit defined by the logic equations:
- FIRE A-=(A-.multidot.B-)+(C-.multidot.B-.multidot.+A.phi. SYNC)
- FIRE B-=(B-.multidot.C-)+(C-.multidot.A-.multidot.+B.phi. SYNC)
- FIRE C-=(C-.multidot.A-)+(A-.multidot.B-.multidot.+C.phi. SYNC)
- where
- A-=-A.phi. SYNC.multidot.COMP 4
- B-=-B.phi. SYNC.multidot.COMP 5
- C-=-C.phi. SYNC.multidot.COMP 6
- and
- COMP 4=-.alpha. control>A RAMP
- COMP 5=-.alpha. control>B RAMP
- COMP 6=-.alpha. control>C RAMP
- 6. The improvement as defined in claim 5 wherein the second term in parenthesis of each fire control signal of like polarity has included a COMP signal resulting from the comparision of an .alpha.-control signal of the same polarity, and the next phase ramp in sequence for the three phases of 3-phase power.
- 7. The improvement as defined in claim 6 wherein each phase fire control signal is inhibited by the inverse of an adjacent phase fire control signal for noise immunity.
- 8. The improvement as defined in claim 1, 2, 3, 4, 5, 6 or 7 wherein said SCR bridge circuit is a fullwave bridge circuit requiring corresponding SCR firing control signals for positive and negative half cycles of each phase and said positive and negative SCR firing control signals are produced in a strictly analogous way using a positive and negative .alpha.-control signal for comparison with positive and negative half cycles of said phase signals A.phi., B.phi. and C.phi. for generation of said COMP signals, and using inverters to generate the inverses of said COMP signals.
- 9. In a phase-delay rectifier (PDR) having a silicon controlled rectifier (SCR) bridge circuit to transfer 3-phase line power to a dc link, wherein actual current in said link is compared with a current command for generating a firing angle control signal, .alpha., applied to the PDR to produce a firing angle in a range from 0.degree. to 180.degree., wherein the output voltage of the PDR is proportional to the cosine of the firing angle, and a cosine ramp signal for a given SCR relating to a given phase is used to generate the gate firing phase for the SCR by comparing the difference signal to said cosine ramp to determine the correct phase for firing each SCR, an improvement comprising combinatinal logic circuit responsive to said .alpha.-control signal, cosine ramp signals and phase signals of said 3-phase line power transformed into 90.degree. phase delayed line neutral phase signals A.phi., B.phi. and C.phi. for producing SCR firing control signals, said combinational logic circuit being defined by the logic equations:
- FIRE A+=(A+.multidot.B+)+(C+.multidot.B+.multidot.-A.phi. SYNC)
- FIRE B+=(B+.multidot.C+)+(C+.multidot.A+.multidot.-B.phi. SYNC)
- FIRE C+=(C+.multidot.A+)+(A+.multidot.B+.multidot.-C.phi. SYNC)
- where:
- -A.phi. SYNC=C.phi.>A.phi.
- -B.phi. SYNC=A.phi.>B.phi.
- -C.phi. SYNC=B.phi.>C.phi.
- A+=+A.phi. SYNC.multidot.COMP-1
- B+=+B.phi. SYNC.multidot.COMP-2
- C+=+C.phi. SYNC.multidot.COMP-3
- and
- COMP 1=+.alpha. control>A RAMP
- COMP 2=+.alpha. control>B RAMP
- COMP 3=+.alpha. control>C RAMP
- 10. The improvement as defined in claim 9 wherein said silicon controlled rectifier bridge circuit is a fullwave bridge circuit requiring corresponding SCR firing control signals for negative half cycles of each phase, and said negative SCR firing control signals are produced by a combinational logic circuit defined by the logic equations:
- FIRE A-=(A-.multidot.B-)+(C-.multidot.B-.multidot.+A.phi. SYNC)
- FIRE B-=(B-.multidot.C-)+(C-.multidot.A-.multidot.+B.phi. SYNC)
- FIRE C-=(C-.multidot.A-)+(A-.multidot.B-.multidot.+C.phi. SYNC)
- where
- A-=-A.phi. SYNC.multidot.COMP 4
- B-=-B.phi. SYNC.multidot.COMP 5
- C-=-C.phi. SYNC.multidot.COMP 6
- and
- COMP 4=-.alpha. control>A RAMP
- COMP 5=-.alpha. control>B RAMP
- COMP 6=-.alpha. control>C RAMP
- 11. The improvement as defined in claim 9 or 10 wherein the second term in parenthesis of each fire control signal of like polarity has included a COMP signal resulting from the comparison of an .alpha.-control signal of the same polarity and the next phase ramp in sequence for the three phases of 3-phase power.
- 12. The improvement as defined in claim 11 wherein each phase fire control signal is inhibited by the inverse of an adjacent phase fire control signal for noise immunity.
ORIGIN OF INVENTION
The invention described herein was made in the performance of work under a NASA contract and is subject to the provisions of Section 305 of the National Aeronautics and Space Act of 1958, Public Law 85-68 (72 Stat. 435; 42 USC 2457).
US Referenced Citations (5)