Claims
- 1. A superconducting asynchronous combinational logic circuit for use in combinational logic circuits comprising:
a logic cell, formed from a superconducting buffer which includes a plurality of Josephson junctions, each of said buffers having two or more inputs and one output, each input for receiving data bits, wherein each of said data bits is encoded as multiple flux quantum (MFQ) pulses and performs an associated predetermined logic function; and one or more additional logic cells forming a superconducting asynchronous combinational logic circuit.
- 2. The superconducting asynchronous combinational logic circuit as recited in claim 1, wherein at least one of said buffers is a merge buffer and said associated predetermined logic function is an OR logic function.
- 3. The superconducting asynchronous combinational logic circuit as recited in claim 1, wherein at least one of said buffers is a join buffer and said associated predetermined logic function is an AND logic function.
- 4. The superconducting asynchronous combinational logic circuit as recited in claim 1, wherein said logic circuit includes multiple merge buffers.
- 5. The superconducting asynchronous combinational logic circuit as recited in claim 4, wherein said logic circuit is configured as an address decoder.
- 6. The superconducting asynchronous combinational logic circuit as recited in claim 5, wherein said logic circuit is configured as an X-Y select logic circuit.
- 7. A method for developing a logic cell for use in a superconducting asynchronous combinational logic circuits comprising the steps of:
a) providing one or more superconducting buffers, each buffer having two or more inputs and one output; and b) encoding each data bit to be applied to at least two of said inputs as multiple flux quantum (MFQ) pulses.
- 8. The method as recited in claim 7, wherein step (a) comprises providing one or more merge buffers.
- 9. The method as recited in claim 7, wherein step (a) comprises providing one or more join buffers.
- 10. The method as recited in claim 7, further including step (c): connecting multiple buffers together forming asynchronous combinational logic circuit.
- 11. The method as recited in claim 10, wherein said asynchronous combinational logic circuit is an address decoder.
- 12. The method as recited in claim 10, wherein said asynchronous combinational logic circuit is an X-Y select logic circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to the following commonly-owned co-pending patent applications: “Self Clocked Complementary Logic” by Herr et al., application Ser. No. 09/353,726, filed on Jul. 14, 1999 and “Superconductive Logic Gate and Random Access Memory” by Herr, application Ser. No. 09/196,791, filed on Nov. 20, 1998.