This invention relates to programmable logic devices (PLDs), and, more particularly, to specialized processing blocks which may be included in such devices.
As applications for which PLDs are used increase in complexity, it has become more common to design PLDs to include specialized processing blocks in addition to blocks of generic programmable logic resources. Such specialized processing blocks may include a concentration of circuitry on a PLD that has been partly or fully hardwired to perform one or more specific tasks, such as a logical or a mathematical operation. A specialized processing block may also contain one or more specialized structures, such as an array of configurable memory elements. Examples of structures that are commonly implemented in such specialized processing blocks include: multipliers, arithmetic logic units (ALUs), barrel-shifters, various memory elements (such as FIFO/LIFO/SIPO/RAM/ROM/CAM blocks and register files), AND/NAND/OR/NOR arrays, etc., or combinations thereof.
One particularly useful type of specialized processing block that has been provided on PLDs is a digital signal processing (DSP) block, which may be used to process, e.g., audio signals. Such blocks are frequently also referred to as multiply-accumulate (“MAC”) blocks, because they include structures to perform multiplication operations, and sums and/or accumulations of multiplication operations.
For example, a PLD sold by Altera Corporation, of San Jose, Calif., under the name STRATIX® II includes DSP blocks, each of which includes four 18-by-18 multipliers. Each of those DSP blocks also includes adders and registers, as well as programmable connectors (e.g., multiplexers) that allow the various components to be configured in different ways. In each such block, the multipliers can be configured not only as four individual 18-by-18 multipliers, but also as four smaller multipliers, or as one larger (36-by-36) multiplier. In addition, one 18-by-18 complex multiplication (which decomposes into two 18-by-18 multiplication operations for each of the real and imaginary parts) can be performed.
Such a DSP block may be configured as a finite impulse response (FIR) filter, with 18-bit data and coefficients. Each block may be used to perform the summation of four 18-by-18 multiplications to form a 4-tap sub-block of a longer FIR filter.
Many types of FIR filters may be encountered. Two of those types are an interpolation FIR filter—in which the number of samples is increased by a factor of n by inserting (“interpolating”) n−1 samples between adjacent samples—and a decimation FIR filter—in which the number of samples is decreased by a factor of n by removing n−1 out of every n samples. A DSP block that may be configured as different types of filters, including an interpolation FIR filter and a decimation FIR filter, is shown in copending, commonly-assigned U.S. patent application Ser. No. 11/447,370, filed Jun. 5, 2006, which is hereby incorporated by reference herein in its entirety.
One application of interpolation and decimation filters is in wireless communication systems based on TDD (time division duplexing) mode, such as GSM, 3G LTE and TD-CDMA. In those systems, a filter may need to work some of the time in decimation mode, and some of the time in interpolation mode. For example, such systems include digital up-converters (DUCs), which include interpolation filters, and digital down-converters (DDCs), which include decimation filters. Separate filters can be included for the DUCs and the DDCs, but the DUCs and the DDCs never operate at the same time, meaning that at any one time, half of the filters would be idle. Therefore, there would be efficiencies, in terms of the number of multipliers used, if a single filter could operate in either interpolation mode or decimation mode on demand, changing modes in real time “on the fly.” However, it has heretofore been difficult to create a filter which can be switched between the two modes during run time, and at the same time uses as few multipliers as possible.
It would be desirable to be able to provide, in a PLD, a specialized processing block, such as a DSP block, that can be configured as a FIR filter capable of performing both interpolation and decimation and of changing modes in real time.
The present invention relates to specialized processing blocks for PLDs wherein a specialized processing block can be configured as a FIR filter capable of performing both interpolation and decimation, and of changing modes in real time.
As discussed in more detail below, it is apparent from the mathematics of interpolation filters and decimation filters that various coefficients, samples and products thereof are reused at least once. Therefore, by introducing appropriate delays and buffers, and selecting them when appropriate, a filter that can operate on demand as either an interpolation filter or a decimation filter can be provided. Because coefficients, samples and products may be reused, the filter can use as few as two multipliers.
Therefore, in accordance with the present invention, there is provided a FIR filter structure for selectively operating in one of an interpolation filter mode and decimation filter mode. The FIR filter structure includes a number of multipliers N, where N can be expressed as follows:
N=INT[CT/(snSH)]+1 when MOD [CT/(snSH)]≠0, and
N=CT/(snSH) when MOD [CT/(snSH)]=0
where:
The above and other objects and advantages of the invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference characters refer to like parts throughout, and in which:
A FIR filter calculates a weighted sum of a finite number of inputs, summing a number of multiplication results, where each multiplication is between a sample and a coefficient. Each such multiplication may be referred to as a “tap.” Mathematically, a FIR filter may be described as:
where Yk is the kth output term, ci is the ith coefficient, sk−i is the (k−i)th sample, and Taps is the number of taps in the filter.
In the case of interpolation, one inserts zeroes between the input samples before filtering. In the case, for example, of interpolation by two, one can fill all odd-numbered samples with zeroes, which introduces a regular pattern of zeroes into the equations. The same circuitry that is used as an ordinary FIR filter could be used to perform the interpolation filtering, but it would be idle half the time as the inputs would be zero, which would be wasteful. For interpolation by a higher factor n, the circuitry would be idle for (n−1)/n cycles.
Similarly in the case of decimation, no calculation is necessary on n−1 of every n cycles. Again, ordinary FIR filter circuitry could be used, computing each cycle and discarding the unneeded results, but that also would be wasteful.
The invention will now be described with reference to
Known 5-tap filter circuitry 10 of
At the beginning of sample chain 15, sample interpolation circuitry 16 preferably is provided to insert n−1 zeroes between each sample for an interpolation factor of n. Thus, in a common case of n=2, one zero is inserted between each sample.
Similarly, at the output of adder 14, result decimation circuitry 17 preferably is provided to delete n−1 out of every n results for an interpolation factor of n. Thus, in a common case of n=2, every other result is deleted.
While circuitry 10 can perform both interpolation and decimation on demand at run time, it does not take advantage of the zero-sample (in the case of interpolation) or zero-result (in the case of decimation) instances to reduce the number of multipliers needed. Thus, 5-tap interpolation/decimation filter 10 requires three multipliers.
However, review of the mathematics shown in
This is illustrated in
This is implemented in the circuitry 40 of
On the input side, sample chain 41 preferably includes, in this 5-tap case, three registers 410, 411, 412 connected to feed respective first inputs of multipliers 401, 402 as shown. Because in interpolation every other sample s1, s3, s5, etc., is zeroed out, in accordance with the invention two steps are used to compute the results for the remaining samples, and therefore sample chain 41 preferably is supplied with each remaining sample s0, s2, s4, etc. twice as indicated. The respective second inputs of multipliers 401, 402 are fed by respective coefficient registers 420, 421. In this 5-tap case, the value in register 420 alternates between coefficients c0, c1, while the value in register 421 alternates between coefficient c2 and zero. The cycling of the coefficients occurs at a clock speed that is faster than the input sample rate by the interpolation factor—i.e., in this example the clock speed is twice the input sample rate. When the coefficients are set to c0 and c2, multiplexer 47 selects register 461 containing the value adly. When the coefficients are set to c1 and zero, multiplexer 47 selects register 45 containing the value b. Adder 12 adds the output of multiplexer 47 to the products generated by multipliers 401, 402 to generate the filter output.
The decimation case is similar. Review of the mathematics shown in
This is implemented in the circuitry 60 of
On the input side, sample chain 61 preferably includes, in this 5-tap case, three registers 410, 411, 412 in series. Register 410 preferably is connected to feed the first input of multiplier 401 through multiplexer 62, as shown. Multiplexer 62 also can select the output of register 412 to feed the first input of multiplier 401. Register 412 preferably also feeds the first input of multiplier 402. The respective second inputs of multipliers 401, 402 are fed by respective coefficient registers 420, 421. In this 5-tap case, the value in register 420 alternates between coefficients c0, c1, while the value in register 421 alternates between coefficient c2 and zero. The cycling of the coefficients occurs at a clock speed that is the same as the input sample rate. In clock cycles in which the coefficients are set to c0 and c2 (these may be referred to as “odd” cycles), samples st and st−2 are needed, and multiplexer 62 selects the output or register 410. At the same time, multiplexer 67 selects register 461 containing the value adly. In “even” cycles, in which the coefficients are set to c1 and zero, sample st−1 is needed and multiplexer 62 selects the output of register 412 (it will be appreciated from
Adder 12 adds the output of multiplexer 67 to the products generated by multipliers 401, 402. That sum is accumulated over two cycles using register 63 and adder 64. The accumulated output is registered at 65 and output on two successive clock cycles as the filter output.
As can be seen, circuitry 60 is identical to circuitry 40 except for the addition, in circuitry 60, of multiplexer 62 between registers 410, 412 and multiplier 402, and the addition of output adder 64 and registers 63, 65 to accumulate the output. Thus, in accordance with the present invention, circuitry on a PLD, preferably including DSP blocks as discussed above, can be configured as circuitry 70 (
Circuitry 70 can be implemented in a PLD by using the multipliers of a DSP block such as that described in above-incorporated application Ser. No. 11/447,370. If the DSP block has an input register stage and an input multiplexer stage as described in application Ser. No. 11/447,370, then registers 411, 411, 412 and multiplexer 62 can be implemented inside the DSP block. But if the DSP block does not have an input multiplexer stage, then registers 411, 411, 412 and multiplexer 62 would have to be implemented outside the DSP block, in the programmable logic of the PLD. Multiplexer 47 cannot be implemented in the DSP block of application Ser. No. 11/447,370. Therefore, multiplexer 67 and everything that follows it would have to be implemented outside the DSP block, in the programmable logic of the PLD, although there may be a PLD having a DSP block in which multiplexer 67 and at least some of the subsequent circuitry can be implemented within the DSP block.
The number N of multipliers can be expressed as follows:
N=INT[CT/(snSH)]+1 when MOD [CT/(snSH)]≠0, and
N=CT/(snSH) when MOD [CT/(snSH)]=0
where:
For a one-channel, fullband, symmetric case without timesharing, this reduces to:
N=INT[T/(2n)]+1 when MOD [T/(2n)]≠0, and
T/(2n) when MOD [T/(2n)]=0
Thus, for a 5-tap symmetric filter with an interpolation/decimation factor of 2, N=INT[5/4]+1=INT[1.25]+1=2.
As the number of taps increases, the number of storage elements increases as well, as does the depth of the storage elements (i.e., the number of cycles of delay required for each storage element). Thus, for a one-channel, fullband, symmetric 9-tap FIR filter with an interpolation/decimation factor of 2, N=INT[9/4]+1=INT[2.25]+1=3. In addition to storage elements a and b, two additional storage elements aa and bb would be needed, one of which would have a depth of 3 and the other of which would have a depth of 4. In general, the depth is equal to the distance from the tap in question to the center tap, meaning, for N taps where N is odd, that the maximum depth of any storage element in the filter would be ((N+1)/2)−1. This agrees with the example just given, where ((9+1)/2)−1=4.
In an alternative case of a halfband 11-tap FIR filter, the mathematics of interpolation and decimation by a factor of 2 can be reduced to that shown in
Circuitry 90 preferably includes two multipliers 401, 402, preferably followed by adder 12. A multiplexer 92 can select either the output of multiplier 402 or the value 0 to input to adder 12, while multiplier 401 preferably feeds adder 12 directly.
On the input side, sample chain 91 preferably includes, in this 11-tap case, eleven registers 901-911 in series. Registers 901 and 904 preferably are connected to feed a multiplexer 920 which selects the first input of an adder 930 which feeds a first input of multiplier 401. Registers 910 and 911 preferably are connected to feed a multiplexer 921 which selects the second input of adder 930. Registers 905 and 907 preferably are connected to feed an adder 931 which provides the first input of a multiplexer 922 which feeds a first input of multiplier 402. The second input of multiplexer 922 is the output of register 907 in the decimation case, or the output of register 906 in the interpolation case, as selected by multiplexer 923. The respective second inputs of multipliers 401, 402 are fed by respective coefficient registers 420, 421. In this special 11-tap case with an interpolation/decimation factor of 2, the value in register 420 alternates between coefficients c0, c2, while the value in register 421 alternates between coefficients c4, c5.
On the output side, following adder 12, adder 94 and one-cycle delay 95 allow accumulation of the output of adder 12. A two-cycle delay 96 is provided on the output of multiplier 402. Output multiplexer 97 selects between accumulator 94/95 and delay 96.
For interpolation, the lower sequence of input samples is provided at 98, and the upper sequence of outputs is generated at 99, while for decimation, the upper sequence of input samples is provided at 98, and the lower sequence of outputs is generated at 99.
For decimation, in the first clock cycle, c0×(st+st−10)+c4×(st−4+st−6) is calculated, and stored in the accumulator. In the second clock cycle, c2×(st−2+st−8)+c5×st−5 are calculated. By the second cycle, the samples have moved one step to the left in the pipeline of registers 901-911, which is why
For interpolation, n the first clock cycle, c0×(st+st−10)+c4×(st−4+st−6) is calculated, and stored in the accumulator, as before. In the second clock cycle, c2×(st−2+st−8) and c5×st−4 are calculated. The result of c2×(st−2+st−8) is added into accumulator 94/95. c5×st−4 is stored separately in delay 96, and multiplexer 97 then switches the accumulator 94/95 or delay 96 to the output in alternative clock cycles. When delay 96 is selected by multiplexer 97, multiplexer 923 selects its 0 input.
As in the case of circuitry 70, the selections needed to switch between interpolation and decimation in circuitry 90 are easily performed at run time.
Circuitry 90 maps better onto a DSP block such as that of application Ser. No. 11/447,370 because there is nothing between multipliers 401, 402 and adder 12 except multiplexer 923, which can be provided in that DSP block. Moreover, this circuitry follows the expression above for the number of multipliers. Thus, in this symmetric halfband case with n=2, N=INT[11/(2×2×2)]+1=INT[11/8]+1=INT[1.375]+1=2, meaning there should be two multipliers as shown. Note that in the fullband symmetric 11-tap case, N=INT[11/4]+1=INT[2.75]+1=3, meaning there would be a third multiplier, as well as a third register with cycling coefficients, but two-cycle delay 96 would not be needed.
Thus it is seen that a FIR filter structure that can be implemented in a specialized processing block of a programmable logic device, and switched in real time between interpolation and decimation modes, has been provided.
A PLD 280 incorporating such circuitry according to the present invention may be used in many kinds of electronic devices. One possible use is in a data processing system 900 shown in
System 900 can be used in a wide variety of applications, such as computer networking, data networking, instrumentation, video processing, digital signal processing, or any other application where the advantage of using programmable or reprogrammable logic is desirable. PLD 280 can be used to perform a variety of different logic functions. For example, PLD 280 can be configured as a processor or controller that works in cooperation with processor 281. PLD 280 may also be used as an arbiter for arbitrating access to a shared resources in system 900. In yet another example, PLD 280 can be configured as an interface between processor 281 and one of the other components in system 900. It should be noted that system 900 is only exemplary, and that the true scope and spirit of the invention should be indicated by the following claims.
Various technologies can be used to implement PLDs 280 as described above and incorporating this invention.
Instructions for carrying out the method according to this invention may be encoded on a machine-readable medium, to be executed by a suitable computer or similar device to implement the method of the invention for programming PLDs. For example, a personal computer may be equipped with an interface to which a PLD can be connected, and the personal computer can be used by a user to program the PLD using a suitable software tool, such as the QUARTUS® II software available from Altera Corporation, of San Jose, Calif.
The magnetic domains of coating 602 of medium 600 are polarized or oriented so as to encode, in manner which may be conventional, a machine-executable program, for execution by a programming system such as a personal computer or other computer or similar system, having a socket or peripheral attachment into which the PLD to be programmed may be inserted, to configure appropriate portions of the PLD, including its specialized processing blocks, if any, as a filter in accordance with the invention.
In the case of a CD-based or DVD-based medium, as is well known, coating 702 is reflective and is impressed with a plurality of pits 703, arranged on one or more layers, to encode the machine-executable program. The arrangement of pits is read by reflecting laser light off the surface of coating 702. A protective coating 704, which preferably is substantially transparent, is provided on top of coating 702.
In the case of magneto-optical disk, as is well known, coating 702 has no pits 703, but has a plurality of magnetic domains whose polarity or orientation can be changed magnetically when heated above a certain temperature, as by a laser (not shown). The orientation of the domains can be read by measuring the polarization of laser light reflected from coating 702. The arrangement of the domains encodes the program as described above.
It will be understood that the foregoing is only illustrative of the principles of the invention, and that various modifications can be made by those skilled in the art without departing from the scope and spirit of the invention. For example, the various elements of this invention can be provided on a PLD in any desired number and/or arrangement. One skilled in the art will appreciate that the present invention can be practiced by other than the described embodiments, which are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims that follow.
Number | Name | Date | Kind |
---|---|---|---|
3473160 | Wahlstrom | Oct 1969 | A |
4156927 | McElroy et al. | May 1979 | A |
4179746 | Tubbs | Dec 1979 | A |
4212076 | Conners | Jul 1980 | A |
4215406 | Gomola et al. | Jul 1980 | A |
4215407 | Gomola et al. | Jul 1980 | A |
4422155 | Amir et al. | Dec 1983 | A |
4484259 | Palmer et al. | Nov 1984 | A |
4521907 | Amir et al. | Jun 1985 | A |
4597053 | Chamberlin | Jun 1986 | A |
4623961 | Mackiewicz | Nov 1986 | A |
4682302 | Williams | Jul 1987 | A |
4718057 | Venkitakrishnan et al. | Jan 1988 | A |
4727508 | Williams | Feb 1988 | A |
4791590 | Ku et al. | Dec 1988 | A |
4799004 | Mori | Jan 1989 | A |
4823295 | Mader | Apr 1989 | A |
4839847 | Laprade | Jun 1989 | A |
4871930 | Wong et al. | Oct 1989 | A |
4912345 | Steele et al. | Mar 1990 | A |
4918637 | Morton | Apr 1990 | A |
4967160 | Quievy et al. | Oct 1990 | A |
4982354 | Takeuchi et al. | Jan 1991 | A |
4991010 | Hailey et al. | Feb 1991 | A |
4994997 | Martin et al. | Feb 1991 | A |
5122685 | Chan et al. | Jun 1992 | A |
5128559 | Steele | Jul 1992 | A |
5175702 | Beraud et al. | Dec 1992 | A |
5208491 | Ebeling et al. | May 1993 | A |
RE34363 | Freeman | Aug 1993 | E |
5267187 | Hsieh et al. | Nov 1993 | A |
5296759 | Sutherland et al. | Mar 1994 | A |
5338983 | Agarwala | Aug 1994 | A |
5339263 | White | Aug 1994 | A |
5349250 | New | Sep 1994 | A |
5357152 | Jennings, III et al. | Oct 1994 | A |
5371422 | Patel et al. | Dec 1994 | A |
5381357 | Wedgwood et al. | Jan 1995 | A |
5404324 | Colon-Bonet | Apr 1995 | A |
5424589 | Dobbelaere et al. | Jun 1995 | A |
5446651 | Moyse et al. | Aug 1995 | A |
5451948 | Jekel | Sep 1995 | A |
5452231 | Butts et al. | Sep 1995 | A |
5452375 | Rousseau et al. | Sep 1995 | A |
5457644 | McCollum | Oct 1995 | A |
5465226 | Goto | Nov 1995 | A |
5465375 | Thepaut et al. | Nov 1995 | A |
5483178 | Costello et al. | Jan 1996 | A |
5497498 | Taylor | Mar 1996 | A |
5500812 | Saishi et al. | Mar 1996 | A |
5500828 | Doddington et al. | Mar 1996 | A |
5523963 | Hsieh et al. | Jun 1996 | A |
5528550 | Pawate et al. | Jun 1996 | A |
5537601 | Kimura et al. | Jul 1996 | A |
5541864 | Van Bavel et al. | Jul 1996 | A |
5546018 | New et al. | Aug 1996 | A |
5550993 | Ehlig et al. | Aug 1996 | A |
5559450 | Ngai et al. | Sep 1996 | A |
5563526 | Hastings et al. | Oct 1996 | A |
5563819 | Nelson | Oct 1996 | A |
5570039 | Oswald et al. | Oct 1996 | A |
5570040 | Lytle et al. | Oct 1996 | A |
5572148 | Lytle et al. | Nov 1996 | A |
5581501 | Sansbury et al. | Dec 1996 | A |
5590350 | Guttag et al. | Dec 1996 | A |
5594366 | Khong et al. | Jan 1997 | A |
5594912 | Brueckmann et al. | Jan 1997 | A |
5596763 | Guttag et al. | Jan 1997 | A |
5606266 | Pedersen | Feb 1997 | A |
5617058 | Adrian et al. | Apr 1997 | A |
5633601 | Nagaraj | May 1997 | A |
5636150 | Okamoto | Jun 1997 | A |
5636368 | Harrison et al. | Jun 1997 | A |
5640578 | Balmer et al. | Jun 1997 | A |
5644522 | Moyse et al. | Jul 1997 | A |
5646545 | Trimberger et al. | Jul 1997 | A |
5648732 | Duncan | Jul 1997 | A |
5652903 | Weng et al. | Jul 1997 | A |
5655069 | Ogawara et al. | Aug 1997 | A |
5664192 | Lloyd et al. | Sep 1997 | A |
5689195 | Cliff et al. | Nov 1997 | A |
5696708 | Leung | Dec 1997 | A |
5729495 | Madurawe | Mar 1998 | A |
5740404 | Baji | Apr 1998 | A |
5744980 | McGowan et al. | Apr 1998 | A |
5744991 | Jefferson et al. | Apr 1998 | A |
5754459 | Telikepalli | May 1998 | A |
5761483 | Trimberger | Jun 1998 | A |
5764555 | McPherson et al. | Jun 1998 | A |
5768613 | Asghar | Jun 1998 | A |
5777912 | Leung et al. | Jul 1998 | A |
5784636 | Rupp | Jul 1998 | A |
5790446 | Yu et al. | Aug 1998 | A |
5794067 | Kadowaki | Aug 1998 | A |
5801546 | Pierce et al. | Sep 1998 | A |
5805477 | Perner | Sep 1998 | A |
5805913 | Guttag et al. | Sep 1998 | A |
5808926 | Gorshtein et al. | Sep 1998 | A |
5812479 | Cliff et al. | Sep 1998 | A |
5812562 | Baeg | Sep 1998 | A |
5815422 | Dockser | Sep 1998 | A |
5821776 | McGowan | Oct 1998 | A |
5825202 | Tavana et al. | Oct 1998 | A |
5838165 | Chatter | Nov 1998 | A |
5841684 | Dockser | Nov 1998 | A |
5847579 | Trimberger | Dec 1998 | A |
5847981 | Kelley et al. | Dec 1998 | A |
5859878 | Phillips et al. | Jan 1999 | A |
5869979 | Bocchino | Feb 1999 | A |
5872380 | Rostoker et al. | Feb 1999 | A |
5874834 | New | Feb 1999 | A |
5878250 | LeBlanc | Mar 1999 | A |
5880981 | Kojima et al. | Mar 1999 | A |
5892962 | Cloutier | Apr 1999 | A |
5894228 | Reddy et al. | Apr 1999 | A |
5898602 | Rothman et al. | Apr 1999 | A |
5931898 | Khoury | Aug 1999 | A |
5942914 | Reddy et al. | Aug 1999 | A |
5944774 | Dent | Aug 1999 | A |
5949710 | Pass et al. | Sep 1999 | A |
5951673 | Miyata | Sep 1999 | A |
5956265 | Lewis | Sep 1999 | A |
5959871 | Pierzchala et al. | Sep 1999 | A |
5960193 | Guttag et al. | Sep 1999 | A |
5961635 | Guttag et al. | Oct 1999 | A |
5963048 | Harrison et al. | Oct 1999 | A |
5963050 | Young et al. | Oct 1999 | A |
5968196 | Ramamurthy et al. | Oct 1999 | A |
5970254 | Cooke et al. | Oct 1999 | A |
5978260 | Trimberger et al. | Nov 1999 | A |
5982195 | Cliff et al. | Nov 1999 | A |
5986465 | Mendel | Nov 1999 | A |
5991788 | Mintzer | Nov 1999 | A |
5991898 | Rajski et al. | Nov 1999 | A |
5995748 | Guttag et al. | Nov 1999 | A |
5999015 | Cliff et al. | Dec 1999 | A |
5999990 | Sharrit et al. | Dec 1999 | A |
6005806 | Madurawe et al. | Dec 1999 | A |
6006321 | Abbott | Dec 1999 | A |
6009451 | Burns | Dec 1999 | A |
6018755 | Gonikberg et al. | Jan 2000 | A |
6020759 | Heile | Feb 2000 | A |
6021423 | Nag et al. | Feb 2000 | A |
6029187 | Verbauwhede | Feb 2000 | A |
6031763 | Sansbury | Feb 2000 | A |
6041340 | Mintzer | Mar 2000 | A |
6052327 | Reddy et al. | Apr 2000 | A |
6052755 | Terrill et al. | Apr 2000 | A |
6055555 | Boswell et al. | Apr 2000 | A |
6064614 | Khoury | May 2000 | A |
6065131 | Andrews et al. | May 2000 | A |
6066960 | Pedersen | May 2000 | A |
6069487 | Lane et al. | May 2000 | A |
6072994 | Phillips et al. | Jun 2000 | A |
6073154 | Dick | Jun 2000 | A |
6075381 | LaBerge | Jun 2000 | A |
6084429 | Trimberger | Jul 2000 | A |
6085317 | Smith | Jul 2000 | A |
6091261 | DeLange | Jul 2000 | A |
6091765 | Pietzold, III et al. | Jul 2000 | A |
6094726 | Gonion et al. | Jul 2000 | A |
6097988 | Tobias | Aug 2000 | A |
6098163 | Guttag et al. | Aug 2000 | A |
6107820 | Jefferson et al. | Aug 2000 | A |
6107821 | Kelem et al. | Aug 2000 | A |
6107824 | Reddy et al. | Aug 2000 | A |
6130554 | Kolze et al. | Oct 2000 | A |
6140839 | Kaviani et al. | Oct 2000 | A |
6154049 | New | Nov 2000 | A |
6157210 | Zaveri et al. | Dec 2000 | A |
6163788 | Chen et al. | Dec 2000 | A |
6167415 | Fischer et al. | Dec 2000 | A |
6175849 | Smith | Jan 2001 | B1 |
6215326 | Jefferson et al. | Apr 2001 | B1 |
6226735 | Mirsky | May 2001 | B1 |
6242947 | Trimberger | Jun 2001 | B1 |
6243729 | Staszewski | Jun 2001 | B1 |
6246258 | Lesea | Jun 2001 | B1 |
6279021 | Takano et al. | Aug 2001 | B1 |
6286024 | Yano et al. | Sep 2001 | B1 |
6314442 | Suzuki | Nov 2001 | B1 |
6314551 | Borland | Nov 2001 | B1 |
6321246 | Page et al. | Nov 2001 | B1 |
6323680 | Pedersen et al. | Nov 2001 | B1 |
6327605 | Arakawa et al. | Dec 2001 | B2 |
6351142 | Abbott | Feb 2002 | B1 |
6353843 | Chehrazi et al. | Mar 2002 | B1 |
6359468 | Park et al. | Mar 2002 | B1 |
6360240 | Takano et al. | Mar 2002 | B1 |
6362650 | New et al. | Mar 2002 | B1 |
6366944 | Hossain et al. | Apr 2002 | B1 |
6367003 | Davis | Apr 2002 | B1 |
6369610 | Cheung et al. | Apr 2002 | B1 |
6377970 | Abdallah et al. | Apr 2002 | B1 |
6407576 | Ngai et al. | Jun 2002 | B1 |
6407694 | Cox et al. | Jun 2002 | B1 |
6434587 | Liao et al. | Aug 2002 | B1 |
6438569 | Abbott | Aug 2002 | B1 |
6438570 | Miller | Aug 2002 | B1 |
6446107 | Knowles | Sep 2002 | B1 |
6453382 | Heile | Sep 2002 | B1 |
6467017 | Ngai et al. | Oct 2002 | B1 |
6480980 | Koe | Nov 2002 | B2 |
6483343 | Faith et al. | Nov 2002 | B1 |
6487575 | Oberman | Nov 2002 | B1 |
6523055 | Yu et al. | Feb 2003 | B1 |
6531888 | Abbott | Mar 2003 | B2 |
6538470 | Langhammer et al. | Mar 2003 | B1 |
6542000 | Black et al. | Apr 2003 | B1 |
6556044 | Langhammer et al. | Apr 2003 | B2 |
6557092 | Callen | Apr 2003 | B1 |
6571268 | Giacalone et al. | May 2003 | B1 |
6573749 | New et al. | Jun 2003 | B2 |
6574762 | Karimi et al. | Jun 2003 | B1 |
6591283 | Conway et al. | Jul 2003 | B1 |
6591357 | Mirsky | Jul 2003 | B2 |
6600495 | Boland et al. | Jul 2003 | B1 |
6600788 | Dick et al. | Jul 2003 | B1 |
6628140 | Langhammer et al. | Sep 2003 | B2 |
6687722 | Larsson et al. | Feb 2004 | B1 |
6692534 | Wang et al. | Feb 2004 | B1 |
6700581 | Baldwin et al. | Mar 2004 | B2 |
6725441 | Keller et al. | Apr 2004 | B1 |
6728901 | Rajski et al. | Apr 2004 | B1 |
6731133 | Feng et al. | May 2004 | B1 |
6744278 | Liu et al. | Jun 2004 | B1 |
6745254 | Boggs et al. | Jun 2004 | B2 |
6763367 | Kwon et al. | Jul 2004 | B2 |
6771094 | Langhammer et al. | Aug 2004 | B1 |
6774669 | Liu et al. | Aug 2004 | B1 |
6781408 | Langhammer | Aug 2004 | B1 |
6781410 | Pani et al. | Aug 2004 | B2 |
6788104 | Singh et al. | Sep 2004 | B2 |
6836839 | Master et al. | Dec 2004 | B2 |
6874079 | Hogenauer | Mar 2005 | B2 |
6904471 | Boggs et al. | Jun 2005 | B2 |
6924663 | Masui et al. | Aug 2005 | B2 |
6963890 | Dutta et al. | Nov 2005 | B2 |
6971083 | Farrugia et al. | Nov 2005 | B1 |
7093204 | Oktem et al. | Aug 2006 | B2 |
7107305 | Deng et al. | Sep 2006 | B2 |
7181484 | Stribaek et al. | Feb 2007 | B2 |
7313585 | Winterrowd | Dec 2007 | B2 |
7395298 | Debes et al. | Jul 2008 | B2 |
7409417 | Lou | Aug 2008 | B2 |
7415542 | Hennedy et al. | Aug 2008 | B2 |
7421465 | Rarick et al. | Sep 2008 | B1 |
7428566 | Siu et al. | Sep 2008 | B2 |
7430578 | Debes et al. | Sep 2008 | B2 |
7472155 | Simkins et al. | Dec 2008 | B2 |
7590676 | Langhammer | Sep 2009 | B1 |
7646430 | Brown Elliott et al. | Jan 2010 | B2 |
20010023425 | Oberman et al. | Sep 2001 | A1 |
20010029515 | Mirsky | Oct 2001 | A1 |
20020002573 | Landers et al. | Jan 2002 | A1 |
20020089348 | Langhammer | Jul 2002 | A1 |
20020116434 | Nancekievill | Aug 2002 | A1 |
20030088757 | Lindner et al. | May 2003 | A1 |
20040064770 | Xin | Apr 2004 | A1 |
20040083412 | Corbin et al. | Apr 2004 | A1 |
20040148321 | Guevorkian et al. | Jul 2004 | A1 |
20040178818 | Crotty et al. | Sep 2004 | A1 |
20040193981 | Clark et al. | Sep 2004 | A1 |
20040267863 | Bhushan et al. | Dec 2004 | A1 |
20050038842 | Stoye | Feb 2005 | A1 |
20050144212 | Simkins et al. | Jun 2005 | A1 |
20050144215 | Simkins et al. | Jun 2005 | A1 |
20050144216 | Simkins et al. | Jun 2005 | A1 |
20050166038 | Wang et al. | Jul 2005 | A1 |
20050187999 | Zheng et al. | Aug 2005 | A1 |
20090187615 | Abe et al. | Jul 2009 | A1 |
Number | Date | Country |
---|---|---|
0 158 430 | Oct 1985 | EP |
0 380 456 | Aug 1990 | EP |
0 411 491 | Feb 1991 | EP |
0 461 798 | Dec 1991 | EP |
0 498 066 | Aug 1992 | EP |
0 555 092 | Aug 1993 | EP |
0 606 653 | Jul 1994 | EP |
0 657 803 | Jun 1995 | EP |
0 660 227 | Jun 1995 | EP |
0 668 659 | Aug 1995 | EP |
0 905 906 | Mar 1999 | EP |
0 909 028 | Apr 1999 | EP |
0 927 393 | Jul 1999 | EP |
0 992 885 | Apr 2000 | EP |
1 031 934 | Aug 2000 | EP |
1 058 185 | Dec 2000 | EP |
1 220 108 | Jul 2002 | EP |
2 283 602 | May 1995 | GB |
2 286 737 | Aug 1995 | GB |
2 318 198 | Apr 1998 | GB |
61-237133 | Oct 1986 | JP |
7-135447 | May 1995 | JP |
WO9527243 | Oct 1995 | WO |
WO9628774 | Sep 1996 | WO |
WO9708606 | Mar 1997 | WO |
WO9812629 | Mar 1998 | WO |
WO9832071 | Jul 1998 | WO |
WO9838741 | Sep 1998 | WO |
WO9922292 | May 1999 | WO |
WO9931574 | Jun 1999 | WO |
WO9956394 | Nov 1999 | WO |
WO0051239 | Aug 2000 | WO |
WO0052824 | Sep 2000 | WO |
WO0113562 | Feb 2001 | WO |
WO2005101190 | Oct 2005 | WO |