Claims
- 1. A communication terminal, comprising:
- a phase-locked loop (PLL) for producing a clock whose frequency can be changed to another at any time;
- a receiver for receiving a communication signal synchronously with a clock provided by said PLL;
- a transmitter for transmitting a communication signal synchronously with said clock provided by said PLL;
- a state machine responsible for control related to said receiver and transmitter; and
- a microcomputer responsible for control of a whole terminal except the control assigned to said state machine;
- said PLL providing said state machine with a lock detection signal indicating that said PLL is locked to an intended frequency, and said state machine automatically starting subsequent control in response to said lock detection signal.
- 2. A communication terminal according to claim 1, wherein said state machine has a lock ready standby state so that when said microcomputer causes said PLL to lock into an intended frequency, said state machine can enter a standby state and wait until said PLL is locked to the frequency.
- 3. A communication terminal according to claim 2, wherein a transition of said state machine to said lock ready standby state is made responsively to the issuance of a frequency channel activation request, or a frequency channel switching request, by said microcomputer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-224655 |
Sep 1994 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/975,071 filed Nov. 20, 1997 and now U.S. Pat. No. 5,778,251 issued Jul. 7, 1998 which is a continuation of Ser. No. 08/494,087 filed Jun. 23, 1995 and now abandoned.
US Referenced Citations (23)
Continuations (2)
|
Number |
Date |
Country |
Parent |
975071 |
Nov 1997 |
|
Parent |
494087 |
Jun 1995 |
|