Claims
- 1. A semiconductor integrated circuit device comprising:
- a first terminal;
- a second terminal;
- a shift register having a clock input and a data input, the data input thereof being coupled to the second terminal, the shift register being responsive to a clock signal received at the clock input thereof and storing serial data containing an address and data supplied from the second terminal;
- a clock gate coupled between the first terminal and the clock input of the shift register;
- a counter coupled to the first and second terminals and which counts a number of voltage transitions on the second terminal for a period when the first terminal is fixed at a predetermined voltage;
- an address decoder coupled to receive the address stored in the shift register, the address decoder comparing an address destined to semiconductor integrated circuit device with the address stored in the shift register and outputting a signal when the address destined to the semiconductor integrated circuit device agrees with the address stored in the shift register;
- a data output register coupled to receive the data stored in the shift register;
- wherein the clock gate closes when the counter outputs a first output representing a first mode in response to a first count result thereof and the address decoder outputs the signal, and
- wherein the data stored in the shift register is outputted from the data output register when the counter outputs a second output representing a second mode in response to a second count result and the address decoder outputs the signal.
- 2. A semiconductor integrated circuit device according to claim 1, further comprising:
- a plurality of data output terminals coupled to receive the data supplied from the data output register.
- 3. A semiconductor integrated circuit device according to claim 1, further comprising:
- a mode control circuit coupled to receive the data supplied from the data output register.
- 4. A semiconductor integrated circuit device comprising:
- a first terminal to be coupled to a line on which a clock signal is carried;
- a second terminal to be coupled to a line on which serial data containing an address and data is carried;
- a shift register having a clock input and a data input which is coupled to the second terminal, the shift register storing the serial data from the second terminal in response to a clock signal received on the clock input thereof;
- a clock gate coupled between the first terminal and the clock input of the shift register;
- a counter coupled to the first and second terminals for counting a number of voltage transitions on the second terminal while the first terminal is fixed at a predetermined voltage;
- an address decoder coupled for receiving the address stored in the shift register and for comparing a set address with the address stored in the shift register, the address decoder outputting a signal when the set address agrees with the address stored in the shift register;
- a data output register coupled to receive the data stored in the shift register;
- wherein the clock gate closes when the counter outputs a first output representing a first mode in response to a first count result thereof and the address decoder outputs the signal; and
- wherein the data stored in the shift register is outputted from the data output register when the counter outputs a second output representing a second mode in response to a second count result and the address decoder outputs the signal.
- 5. A semiconductor integrated circuit device according to claim 4, further comprising:
- a plurality of data output terminals coupled to receive the data supplied from the data output register.
- 6. A semiconductor integrated circuit device according to claim 4, further comprising:
- a mode control circuit coupled to receive the data supplied from the data output register.
- 7. A semiconductor integrated circuit device having a first and a second terminal for use with:
- a data line to be coupled to the first terminal;
- a clock line to be coupled to the second terminal; and
- a sending station to be coupled to the data and the clock line and capable of sending serial data containing an address for specifying the semiconductor integrated circuit device and data destined for the semiconductor integrated circuit device on the data line while sending clock signals synchronized with the serial data on the clock line, wherein the sending station further is capable of sending control information requesting one of a standby mode and or an execution state for the semiconductor integrated circuit device on the data line while the clock line is fixed at predetermined voltage;
- the semiconductor integrated circuit device comprising:
- a shift register having a clock input and a data input, the data input thereof being coupled to the second terminal, the shift register being responsive to the clock signals received at the clock input thereof and storing therein the serial data supplied from the second terminal;
- a clock gate coupled between the first terminal and the clock input of the shift register;
- a counter coupled to the first and second terminals, the counter counting the number of voltage transitions on the first terminal for a period when the second terminal is fixed at a predetermined voltage, thereby determining whether the control information is requesting the standby mode or the execution state;
- an address decoder coupled to receive the address stored in the shift register, the address decoder comparing an address destined to the semiconductor integrated circuit device with the address stored in the shift register, the address decoder outputting a signal when the address destined to the semiconductor integrated circuit device agrees with the address stored in the shift register;
- a data output register coupled to receive the data stored in the shift register;
- wherein the clock gate is closed in response to the counter outputting a first output representing the standby mode and the address decoder outputting the signal, and
- wherein the data stored in the shift register is outputted to the data output register in response to the counter outputting a second output representing the execution states and the address decoder outputting the signal.
- 8. A semiconductor integrated circuit device according to claim 7, further comprising:
- a plurality of data output terminals coupled to receive the data supplied from the data output register.
- 9. A semiconductor integrated circuit device according to claim 7, further comprising:
- a mode control circuit coupled to receive the data supplied from the data output register.
- 10. A semiconductor integrated circuit device comprising:
- a first terminal for receiving a clock signal;
- a second terminal for receiving serial data which contains an address portion and a data portion;
- a shift register having a data input coupled to the second terminal and a clock input, the shift register storing the serial data from the second terminal in response to a clock signal received on the clock input;
- a counter connected with the first and second terminals for counting a number of voltage transitions on the second terminal to identify first and second modes of operation;
- an address decoder connected to the shift register to receive the address portion from the shift register, the address decoder comparing a set address with the address portion stored in the shift register and outputting an address decoder output signal in response to the said set address agreeing with the address portion stored in the shift register;
- a clock gate coupled with the first terminal and the clock input of the second register, the clock gate being closed in response to the counter identifying the first mode of operation and the address decoder outputting the address decoder output signal;
- a data output register coupled to receive the data portion stored in the shift register, the data portion stored in the shift register being outputted to the data output register in response to the counter identifying the second mode of operation and the address decoder outputting the address decoder output signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-091737 |
Mar 1991 |
JPX |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 07/853,922, filed Mar. 19, 1992 now U.S. Pat. No. 5,341,131.
US Referenced Citations (4)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0192305A1 |
Feb 1986 |
EPX |
2750176A |
May 1979 |
DEX |
62-039929 |
Aug 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 30. No. 1, Jun. 1987, pp. 18-3 25. (English). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
853922 |
Mar 1992 |
|