Guterman, et al., "An Electrically Alterable Nonvolatile Memory Cell Using A Floating-Gate Structure," IEEE Journal of Solid State Circuits, vol. SC-14, No. 2, Apr. 1979, pp. 498-508. |
R. Kazerounian, et al., "A 5 Volt High Density Poly-Poly Erase Flash EPROM Cell," Proceedings of the International Election Devices Meeting, Dec. 1988, pp. 436-439. |
O. Bellezza, et al., "A New Self-Aligned Field Oxide Cell for Multimegabit EPROMS," Proceedings of the International Election Devices Meeting, Dec. 1989, pp. 579-582. |
B.J. Woo, et al., "A Novel Memory Cell Using Flash Array Contactless EPROM (FACE) Technology," Proceedings of the IEEE International Electron Devices Meeting, Dec. 1990, pp. 91-94. |
J. Van Houdt, et al., "A 5 Volt-Only Fast-Programmable Flash EEPROM Cell with a Double Polysilicon Split-Gate Structure," Proceedings of the IEEE NVSM, Feb. 1991. |
Philip J. Cacharelis, et al., "A Modular 1um CMOS Technology Merging EEPROM, EPROM, and Interpoly Capacitors," Proceedings of the IEEE 11.sup.th NVSM, Feb. 1991. |
Ali, et al., "A 50-ns 256K CMOS Split-Gate EPROM," IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Feb. 1988, pp. 79-85. |
Samachisa, et al., "A 128K Flash EEPROM Using Double-Polysilicon Technology," IEEE Journal of Solid-State Circuits, vol. SC-22, No. 5, Oct. 1987, pp. 676-683. |
Mukherjee, et al., "A Single Transistor EEPROM Cell and Its Implementation in a 512K CMOS EEPROM," Proceedings of the IEDM, Dec. 1995, pp. 616-619. |
Tam, et al., "A High Density CMOS 1-T Electrically Erasable Non-volatile (Flash) Memory Technology," Proceedings of the 1988, pp. 31-32. |
Nakayama, et al., "A 5-V-Only One-Transistor 256K EEPROM with Page-Mode Erase," IEEE Journal of Solid-State Circuits, vol. 24, No. 4, Aug. 1989, pp. 911-915. |
Masouka, et al., "A New Flash E.sup.2 PROM Cell Using Triple Polysilicon Technology," Proceedings of the IEDM, Dec. 1984, pp. 464-467. |
Wu, et al., "A Source-Side Injection Erasable Programmable Read-Only-Memory (SI-EPROM) Device," IEEE Electron Device Letters, vol. EDL-7, No. 9, Sep. 1986, pp. 540-542. |
Mitzutani, et al., A New-EPROM Cell With a Side-Wall Floating Gate for High-Density and High-Performance Device, Proceedings of the IEDM, Dec. 1985, pp. 635-638. |
Chu, et al., "The Effect of Trench-Gate-Oxide Structure on EPROM Device Operation," IEEE Electron Device Letters, vol. 9, No. 6, Jun. 1988, pp. 284-286. |
Seki, et al., "An 80-ns 1-Mb Flash Memory with On-Chip Erase/Erase-Verify Controller," IEEE Journal of Solid-State Circuits, vol. 25, No. 5, Oct. 1990, pp. 1147-1151. |
Komori, et al., "A High Performance Memory Cell Technology for Mega Bit EPROMS," Proceedings of the IEDM, Dec. 1985, pp. 627-630. |
Lai, et al., "Design of an E.sup.2 PROM Memory Cell Less Than 100 Square Microns Using 1 Micron Technology," Proceedings of the IEDM, Dec. 1984, pp. 468-471. |
M. Okada, et al., "16 Mb ROM Design using Bank Select Arch.," 1988 Symposium on VLSI Circuits, Tokyo, Digest of Tech. Papers, pp. 85-86. |