Claims
- 1. A signal conditioning system comprising, in combination:
- (A) a gain control module for varying a gain impressed upon an input signal as a function of a control signal, said module comprising:
- (1) a first operational amplifier stage having an input terminal coupled to receive said input signal and an output terminal;
- (2) first log conversion means disposed in each of two feedback paths coupling said input terminal of said amplifier stage with said output terminal for providing a log signal as a function of the logarithm of a corresponding one of two representation of said input signal;
- (3) antilog conversion means coupled to each log conversion means for providing an antilog signal as a function of the antilogarithm of the sum of the corresponding log signal and said control signal; and
- (4) first bias generating means for generating a bias current through said log conversion means of both said feedback paths and through said antilog conversion means; and
- (B) control signal generating means for detecting said input signal and for generating said control signal responsively thereto, said control signal generating means comprising
- (1) operational rectifier means for providing a rectified signal which is a substantial rectification of said input signal, said rectifier means having an input terminal adapted to receive said input signal and an output terminal for providing said rectified signal, said rectifier means comprising
- (a) a second operational amplifier stage having an input terminal coupled to the input terminal of said rectifier means and an output terminal;
- (b) first current conduction means responsive to the output of said second operational amplifier stage and defining a transmission path between the input and output terminals of said rectifier means for substantially conducting one representation of said input signal between the input and output terminals of said rectifier means;
- (c) second current conduction means responsive to the output of said second operational amplifier stage and defining a second transmission path between the input and output terminals of said second operational amplifier stage for substantially conducting the other representation of said input signal between the input and output terminals of said second operational amplifier stage;
- (d) signal generating means responsive to said input signal when substantially conducted through said second transmission path for generating an inverted signal of said other representation of said input signal;
- (2) second log conversion means coupled to the output of said operational rectifier means for providing a second log signal as a function of the logarithm of said rectified signal; and
- (3) means including a low pass filter coupled to the output of said second log conversion means for providing said control signal substantially as a function of the DC value of said second log signal.
- 2. A system according to claim 1, wherein said first and second current conduction means each have a maximum loop transmission at unity gain.
- 3. A system according to claim 1, wherein said second bias generating means of said operational rectifier means includes a first impedance load comprising a first resistive means; a second impedance load coupled to said first and second current conveying means and including second resistive means coupled to said first resistive means; and means for generating a voltage across said first impedance load so that a current is generated in said first resistive means, a current is generated in said second resistive means in response to said current in said first resistive means, and a biasing voltage is generated across said second impedance load, wherein said biasing voltage varies with temperature such that bias current generated in said first and second current conduction means is independent of temperature.
- 4. A system according to claim 1, wherein said low pass filter includes at least one diode means connected between the input and output of said filter.
- 5. A system according to claim 1, wherein said first bias generating means includes means for maintaining said bias current substantially independent of temperature.
- 6. A system according to claim 5, wherein said first biasing generating means includes reference means for providing a first voltage as a function of temperature, and scalar means for multiplying said first voltage to provide a bias voltage across said log conversion means of both said feedback paths and across said antilog conversion means so as to generate said bais current.
- 7. A system according to claim 6, wherein said reference means includes the base-emitter junction of at least one transistor and said scalar means includes the ratio of two resistors.
- 8. A system according to claim 1, wherein said control signal generating means further includes second bias generating means coupled to the output of said second operational amplifier stage for biasing said first and second current condition means and said signal generating means so as to reduce the slew rate requirements for a given level of performance of said second operational amplifier stage.
- 9. A system according to claim 8, wherein said second bias generating means of said operational rectifier means includes means for generating a circulating current through said first and second rectification means such that the current error generated at the output terminal of said operational rectifier means in response to said circulating current is temperature independent.
- 10. A system according to claim 9, wherein said means for generating said circulating current includes said means for preselecting the maximum acceptable level of said current error, said means for preselecting including the ratio of a pair of resistors.
- 11. A system according to claim 1, wherein said first operational amplifier stage includes means for reducing the input bias current drawn from said input signal without appreciably affecting the gain bandwidth product of said stage.
- 12. A system according to claim 11, wherein said means for reducing said input bias current includes bipolar transistor means disposed at the input terminal of said first operational amplifier stage for buffering said input terminal from the remaining portion of said stage, and second signal generating means for generating a current through said bipolar transistor means so as to reduce the amount of bias current drawn by said remaining portion of said stage.
- 13. A system according to claim 1, wherein each said first log conversion means and the antilog conversion means coupled thereto define a log-antilog transmission path, said gain control module further comprising signal modification means disposed in each log-antilog path for modifying said input signal and said antilog signal in accordance with a correction signal so as to reduce distortion in said antilog signal.
- 14. A system according to claim 13, wherein said first log conversion and said antilog conversion means of each said log-antilog transmission path respectively include transistors of the same conductivity type, with the transistors of one path each being of an opposite conductivity type from those of the other path.
- 15. A system according to claim 14, further including means for adding said control signal to said log signal when said input signal is of one representation, and to said antilog signal when said input signal is of the other of said representations.
- 16. A system according to claim 15, wherein said means for adding said control signal includes coupling means for adding the control signal to the base of the transistor of the first log conversion means of one log-antilog transmission path and the base of the transistor of the antilog conversion means of the other log-antilog conversion means.
- 17. A system according to claim 14, wherein said signal modification means includes a transistor coupled to each transistor of each of said first log conversion means and each of said antilog conversion means of each log-antilog transmission path so as to form a transistor pair, the transistors of each pair being of opposite conductivity types.
- 18. A system according to claim 17, wherein all of said transistors of each conductivity type are matched for their Vbe/Ic transfer characteristics.
- 19. A system according to claim 18, wherein the emitters of each transistor pair are coupled together, and said signal modification means includes means for generating a correction signal through each of said transistor pairs for correcting for the parasitic base and emitter resistances of said transistor pair.
- 20. A system according to claim 19, wherein said means for generating said correction signal includes means for detecting the difference between the input signal and the corresponding antilog signal of each path.
- 21. A system according to claim 20, wherein said means for detecting said difference includes resistance means connected to the collector of each transistor of each said signal modification means and means for measuring the voltage differential between the collectors of the transistors of the signal modification means in each said path.
- 22. A system according to claim 21, wherein said means for measuring includes means for cross-coupling the base of each transistor of the signal modification means in each log-antilog transmission path to the collector of the other transistor of the signal modification means in the same log-antilog path.
- 23. A system according to claim 22, wherein each of said resistance means is adjustable to correct for any mismatching in the parasitic base and emitter resistances of said transistor pair.
- 24. A system according to claim 1, wherein said first current conduction means of said operational rectifier means includes a transistor having its collector and emitter connected to conduct current from the output terminal of said operational rectifier means to the input terminal of said operational rectifier means, said second current conduction means of said operational rectifier means includes a second transistor having its base-emitter junction connected to conduct current from the input terminal of said operational rectifier means to the output terminal of said second operational amplifier stage, and said signal generating means of said operational rectifier means includes a third transistor having its collector and emitter connected to conduct current, in response to current flowing through the base-emitter junction of said second transistor, from the output terminal of said operational rectifier to the output terminal of said first operational amplifier stage.
- 25. A system according to claim 24, further including means for providing gain symmetry between said second and third transistors on the one hand and said first transistor on the other hand.
- 26. A system according to claim 1, wherein said second log signal is a function of the logarithm of the square of the instantaneous value of said input signal.
- 27. A system according to claim 26, wherein said second log conversion means comprises a third operational amplifier stage having an input terminal for receiving said rectified signal and an output terminal for providing said second log signal, and a pair of diode means connected between the input and output terminals of said third operational amplifier stage.
RELATED APPLICATION
This application is a continuation of our copending application Ser. No. 247,830 filed Mar. 26, 1981, abandoned.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
247830 |
Mar 1981 |
|