The present application claims priority to and the benefit of Chinese Patent Application No. CN 201510197799.2, filed on Apr. 23, 2015, the entire content of which is incorporated herein by reference.
The invention relates to the field of display apparatus, more specifically, to a compensation circuit, an AMOLED structure and a display device.
As shown in
For the deficiencies of the prior art, the invention provides a compensation circuit to reduce the number of signal control lines and to optimize the circuit architecture and an AMOLED structure and a display device.
A compensation circuit configured to work with active-matrix organic light emitting diode (AMOLED) devices, the compensation circuits comprising at least a first pixel unit, a second pixel unit, and a third pixel unit, wherein each of the first, second, and third pixel units comprises:
In the above compensation circuit, the anode initialization output terminal of the second pixel unit is used to form the anode initialization input terminal of the third pixel unit.
In the above compensation circuit, said first switch comprises a first switch control tube, a second switch control tube and a third switch control tube, wherein a control terminal of the first switch control tube, a control terminal of the second switch control tube, and a control terminal of the third switch control tube are coupled with the CST initialization terminal.
In the above compensation circuit, wherein an output terminal of the first switch control tube is coupled with the negative terminal of the capacitor.
In the above compensation circuit, wherein an input terminal of the first switch control tube is coupled with an output terminal of the second switch control tube.
In the above compensation circuit, wherein an input terminal of the second switch control tube is coupled with an output terminal of the third switch control tube.
In the above compensation circuit, wherein an input terminal of the third switch control tube is coupled with the first reference potential terminal of the compensation circuit.
In the above compensation circuit, wherein the output terminal of the third switch control tube forms the anode initialization output terminal of the compensation circuit.
In the above compensation circuit, wherein said second switch includes a fourth switch control tube, a fifth switch control tube, a sixth switch control tube, a seventh switch control tube and an eighth switch control tube.
In the above compensation circuit, wherein both a control terminal of the fourth switch control tube and a control terminal of the sixth switch control tube is coupled with the data control terminal.
In the above compensation circuit, wherein an input terminal of the fourth switch control tube is coupled with the data inputting terminal.
In the above compensation circuit, wherein an output terminal of the fourth switch control tube is coupled with an input terminal of the fifth switch control tube and an input terminal of the eighth switch control tube.
In the above compensation circuit, wherein an output terminal of the fifth switch control tube is coupled with the high level of voltage source.
In the above compensation circuit, wherein a control terminal of the seventh switch control tube and a control terminal of the fifth switch control tube are coupled with the signal control terminal.
In the above compensation circuit, wherein an input terminal of the seventh switch control tube is coupled with an output terminal of an eighth switch control tube and an input terminal of the sixth switch control tube.
In the above compensation circuit, wherein an output terminal of the seventh switch control tube is coupled with the anode of the light emitter, and wherein a control terminal of the eighth switch control tube is coupled with an output terminal of the sixth switch control tube and the negative terminal of the capacitor.
In the above compensation circuit, said first switch is a PMOS transistor.
In the above compensation circuit, said second switch is a PMOS transistor.
In the above compensation circuit, said predetermined signal has a low voltage level.
An AMOLED structure, comprising a pixel array having a plurality of pixel units arranged in an array comprising rows and columns;
In the above AMOLED structure, each of the pixel units is configured on said AMOLED structure in a vertical manner.
A display device, comprising an AMOLED structure having:
In the above display device, each of the pixel units is disposed within said AMOLED structure in a vertical manner.
Compared with the prior art, the advantages of the present invention are:
The accompanying drawings, together with the specification, illustrate exemplary embodiments of the present disclosure, and, together with the description, serve to explain the principles of the present invention.
The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” or “includes” and/or “including” or “has” and/or “having” when used herein, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
As used herein, “around”, “about” or “approximately” shall generally mean within 20 percent, preferably within 10 percent, and more preferably within 5 percent of a given value or range. Numerical quantities given herein are approximate, meaning that the term “around”, “about” or “approximately” can be inferred if not expressly stated.
As used herein, the term “plurality” means a number greater than one.
Hereinafter, certain exemplary embodiments according to the present disclosure will be described with reference to the accompanying drawings.
The operating principles of the invention are illustrated as follows. As shown in
As a further preferred embodiment, in said compensation circuit, the anode initialization output end is used to form an anode initialization input end of a next pixel unit.
As a further preferred embodiment, with continued reference to
As a further preferred embodiment, in said compensation circuit 300, said second switch includes a fourth switch control tube M4, a fifth switch control tube M5, a sixth switch control tube M6, a seventh switch control tube M7 and an eighth switch control tube M8, both a control terminal of the fourth switch control tube M4 and a sixth switch control tube M6 connect the data control terminal 325, an input end of the fourth switch control tube M4 connects the data input terminal 330, an output end of the fourth switch control tube M4 connects an input end of the fifth switch control tube M5 and an input end of the eighth switch control tube M8, an output end of the fifth switch control tube M5 connects the high level 345, a control terminal of the seventh switch control tube M7 and a control terminal of the fifth switch control tube M5 connect to the signal control terminal 335, an input end of the seventh switch control tube M7 connects an output end of an eighth switch control tube M8 and an input end of the sixth switch control tube M6, an output end of the seventh switch control tube M7 connects the anode of the light emitter, a control terminal of the eighth switch control tube M8 respectively connects an output end of the sixth switch control tube M6 and the negative terminal of the capacitor CST.
When a low level of power is supplied to the CST initialization terminal 320, and the signal control terminal 335 and the data control terminal 325 both output high level of power, the first switch control tube M1, the second switch control tube M2, and the third switch control tube M3 would switch on, and the remaining switch control tubes would switch off, the capacitor CST would be in a charging state, causing the voltage of the negative terminal of the capacitor CST 340 to be substantially similar to the voltage of the first reference potential voltage, and the compensation circuit 300 to operate in the CST initialization state 415.
When the signal control terminal 335 outputs a high level of power and the data control terminal 325 outputs a low level of power, the fourth switch control tube M4, the eighth switch control tube M8 and the sixth switch control tube M6 would switch on and the remaining switch control tubes would switch off, causing the data input terminal 330 to connect to the negative end of the capacitor 340, and the compensation circuit 300 to be in the data inputting state 420.
When the signal control terminal 335 outputs a low level of power and the data control terminal 325 outputs a high level of power, the fifth switch control tube M5, the eighth switch control tube M8 and the seventh switch control tube M7 switch on, causing the light emitter to be in the light-emitting state 405.
As a further preferred embodiment, in said compensation circuit 300, the first switch and the second switch are PMOS transistors. In another embodiment, the first switch and the second switch may be formed by NMOS transistors, or other switches having a switch control.
As a further preferred embodiment, said predetermined signal has a low level of power. However, the predetermined signal can also be adjusted to a high level of power according to the actual situation in some embodiments, but the features of other circuit elements need to be replaced or adjusted accordingly in order to achieve the object of the invention.
As shown in
Each of said pixel units are provided with CST initialization signal line, a data inputting signal line, an enabling signal line and an anode initialization signal line;
Wherein the anode initialization signal lines of the pixel units of the N-th row are connected to the input ends of the CST initialization signal lines of the pixel units of the N+1-th row, said N is a positive integer.
An AMOLED structure, its working principle is similar to the working principle of the above compensation circuit, and will not be described again.
As a further preferred embodiment, the above-described AMOLED structure, wherein the pixel units are disposed within said AMOLED structure in a vertical manner. The vertical connection mode is conducive to line architecture.
A display device comprises any one of the above-described AMOLED structure.
The foregoing is only the preferred embodiments of the invention, not thus limiting embodiments and scope of the invention, those skilled in the art should be able to realize that the schemes obtained from the content of specification and figures of the invention are within the scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
201510197799.2 | Apr 2015 | CN | national |