Claims
- 1. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a first equalized signal; equalization and processing circuitry, coupled to said input terminal, that selectively equalizes and processes said input data signal to provide a processed signal; and output processing circuitry, coupled to said first adaptive equalization circuitry, said equalization and processing circuitry, and said output terminal, that receives said processed signal and in response thereto receives and processes said first equalized signal to provide said output data signal.
- 2. The apparatus of claim 1, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 3. The apparatus of claim 1, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 4. The apparatus of claim 1, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; and signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a sliced signal as said processed signal.
- 5. The apparatus of claim 4, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 6. The apparatus of claim 4, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 7. The apparatus of claim 1, wherein said equalization and processing circuitry comprises decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said processed signal.
- 8. The apparatus of claim 1, wherein said output processing circuitry comprises signal slicing circuitry that slices said first equalized signal in response to said processed signal to provide a sliced signal as said output data signal.
- 9. The apparatus of claim 8, wherein said signal slicing circuitry comprises adaptive signal slicing circuitry.
- 10. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a first equalized signal; equalization and processing circuitry, coupled to said input terminal, that selectively equalizes and processes said input data signal to provide a first processed signal; signal combining circuitry, coupled to said first adaptive equalization circuitry, that receives and selectively combines a second processed signal and said first equalized signal to provide a resultant signal; and output processing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and processes said resultant signal to provide said output data signal and said second processed signal.
- 11. The apparatus of claim 10, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 12. The apparatus of claim 10, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 13. The apparatus of claim 10, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; and signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a sliced signal as said first processed signal.
- 14. The apparatus of claim 13, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 15. The apparatus of claim 13, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 16. The apparatus of claim 10, wherein said equalization and processing circuitry comprises decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal.
- 17. The apparatus of claim 10, wherein said output processing circuitry comprises:
first signal slicing circuitry, coupled between said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and slices said resultant signal to provide a first sliced signal as said output data signal; and nonlinear processing circuitry, coupled between said output terminal and said signal combining circuitry, that nonlinearly processes at least a portion of said first sliced signal to provide said second processed signal.
- 18. The apparatus of claim 17, wherein said first signal slicing circuitry comprises adaptive signal slicing circuitry.
- 19. The apparatus of claim 17, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 20. The apparatus of claim 17, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 21. The apparatus of claim 17, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; and second signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a second sliced signal as said first processed signal.
- 22. The apparatus of claim 21, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 23. The apparatus of claim 21, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 24. The apparatus of claim 17, wherein said equalization and processing circuitry comprises decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal.
- 25. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a first equalized signal; equalization and processing circuitry, coupled between said input and output terminals, that selectively equalizes and processes said input data signal and at least a portion of said output data signal to provide first and second processed signals; signal combining circuitry, coupled to said first adaptive equalization circuitry and said equalization and processing circuitry, that receives and selectively combines said second processed signal and said first equalized signal to provide a resultant signal; and output processing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and processes said resultant signal to provide said output data signal.
- 26. The apparatus of claim 25, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 27. The apparatus of claim 25, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 28. The apparatus of claim 25, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a sliced signal as said first processed signal; and nonlinear processing circuitry, coupled between said signal slicing circuitry and said output terminal, that nonlinearly processes said sliced signal and said at least a portion of said output data signal to provide said second processed signal.
- 29. The apparatus of claim 28, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 30. The apparatus of claim 28, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 31. The apparatus of claim 28, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 32. The apparatus of claim 28, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 33. The apparatus of claim 28, wherein said output processing circuitry comprises signal slicing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that in response to said first processed signal slices said resultant signal to provide a sliced signal as said output data signal.
- 34. The apparatus of claim 25, wherein said equalization and processing circuitry comprises:
decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal; and nonlinear processing circuitry, coupled between said decision feedback equalization circuitry and said output terminal, that nonlinearly processes said first processed signal and said at least a portion of said output data signal to provide said second processed signal.
- 35. The apparatus of claim 34, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 36. The apparatus of claim 34, wherein said first adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 37. The apparatus of claim 34, wherein said output processing circuitry comprises signal slicing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that in response to said first processed signal slices said resultant signal to provide a sliced signal as said output data signal.
- 38. The apparatus of claim 25, wherein said output processing circuitry comprises signal slicing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that in response to said first processed signal slices said resultant signal to provide a sliced signal as said output data signal.
- 39. The apparatus of claim 38, wherein said signal slicing circuitry comprises adaptive signal slicing circuitry.
- 40. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; equalization and processing circuitry, coupled to said input terminal, that selectively equalizes and processes said input data signal to provide a first processed signal; signal combining circuitry, coupled to said input terminal, that receives and selectively combines a second processed signal and said input data signal to provide a resultant signal; and output processing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and processes said resultant signal to provide said output data signal and said second processed signal.
- 41. The apparatus of claim 40, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; and signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a sliced signal as said first processed signal.
- 42. The apparatus of claim 41, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 43. The apparatus of claim 41, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 44. The apparatus of claim 40, wherein said equalization and processing circuitry comprises decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal.
- 45. The apparatus of claim 40, wherein said output processing circuitry comprises:
first signal slicing circuitry, coupled to said equalization and processing circuitry, said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and slices said resultant signal to provide a sliced signal as said output data signal; and nonlinear processing circuitry, coupled between said output terminal and said signal combining circuitry, that nonlinearly processes at least a portion of said sliced signal to provide said second processed signal.
- 46. The apparatus of claim 45, wherein said first signal slicing circuitry comprises adaptive signal slicing circuitry.
- 47. The apparatus of claim 45, wherein said equalization and processing circuitry comprises:
second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; and signal slicing circuitry, coupled to said second adaptive equalization circuitry, that slices said second equalized signal to provide a sliced signal as said first processed signal.
- 48. The apparatus of claim 47, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 49. The apparatus of claim 47, wherein said second adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 50. The apparatus of claim 45, wherein said equalization and processing circuitry comprises decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal.
- 51. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; equalization and processing circuitry, coupled between said input and output terminals, that selectively equalizes and processes said input data signal and at least a portion of said output data signal to provide first and second processed signals; signal combining circuitry, coupled to said input terminal and said equalization and processing circuitry, that receives and selectively combines said second processed signal and said input data signal to provide a resultant signal; and output processing circuitry, coupled to equalization and processing circuitry, said signal combining circuitry and said output terminal, that receives said first processed signal and in response thereto receives and processes said resultant signal to provide said output data signal.
- 52. The apparatus of claim 51, wherein said equalization and processing circuitry comprises:
adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide an equalized signal; signal slicing circuitry, coupled to said adaptive equalization circuitry, that slices said equalized signal to provide a sliced signal as said first processed signal; and nonlinear processing circuitry, coupled between said signal slicing circuitry and said output terminal, that nonlinearly processes said sliced signal and said at least a portion of said output data signal to provide said second processed signal.
- 53. The apparatus of claim 52, wherein said adaptive equalization circuitry comprises linear equalization circuitry.
- 54. The apparatus of claim 52, wherein said adaptive equalization circuitry comprises fractionally-spaced transversal equalization circuitry.
- 55. The apparatus of claim 52, wherein said output processing circuitry comprises signal slicing circuitry, coupled between said signal combining circuitry and said output terminal, that slices said resultant signal to provide a sliced signal as said output data signal.
- 56. The apparatus of claim 51, wherein said equalization and processing circuitry comprises:
decision feedback equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide said first processed signal; and nonlinear processing circuitry, coupled between said decision feedback equalization circuitry and said output terminal, that nonlinearly processes said first processed signal and said at least a portion of said output data signal to provide said second processed signal.
- 57. The apparatus of claim 56, wherein said output processing circuitry comprises signal slicing circuitry, coupled between said signal combining circuitry and said output terminal, that slices said resultant signal to provide a sliced signal as said output data signal.
- 58. The apparatus of claim 51, wherein said output processing circuitry comprises signal slicing circuitry, coupled between said signal combining circuitry and said output terminal, that slices said resultant signal to provide a sliced signal as said output data signal.
- 59. The apparatus of claim 58, wherein said signal slicing circuitry comprises adaptive signal slicing circuitry.
- 60. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalizer means for adaptively equalizing said input data signal and providing a first equalized signal; equalizer and processor means for selectively equalizing and processing said input data signal and providing a processed signal; and output processor means for receiving said processed signal and in response thereto receiving and processing said first equalized signal and providing said output data signal.
- 61. The apparatus of claim 60, wherein said equalizer and processor means comprises:
second adaptive equalizer means for adaptively equalizing said input data signal and providing a second equalized signal; and signal slicer means for slicing said second equalized signal and providing a sliced signal as said processed signal.
- 62. The apparatus of claim 60, wherein said equalizer and processor means comprises decision feedback equalizer means for adaptively equalizing said input data signal and providing said processed signal.
- 63. The apparatus of claim 60, wherein said output processor means comprises signal slicer means for slicing said first equalized signal and providing a sliced signal as said output data signal.
- 64. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalizer means for adaptively equalizing said input data signal and providing a first equalized signal; equalizer and processor means for selectively equalizing and processing said input data signal and providing a first processed signal; signal combiner means for receiving and selectively combining a second processed signal and said first equalized signal and providing a resultant signal; and output processor means for receiving said first processed signal and in response thereto receiving and processing said resultant signal and providing said output data signal and said second processed signal.
- 65. The apparatus of claim 64, wherein said equalizer and processor means comprises:
second adaptive equalizer means for adaptively equalizing said input data signal and providing a second equalized signal; and signal slicer means for slicing said second equalized signal and providing a sliced signal as said first processed signal.
- 66. The apparatus of claim 64, wherein said equalizer and processor means comprises decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal.
- 67. The apparatus of claim 64, wherein said output processor means comprises:
signal slicer means for slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal; and nonlinear processor means for nonlinearly processing at least a portion of said sliced signal and providing said second processed signal.
- 68. The apparatus of claim 67, wherein said equalizer and processor means comprises:
second adaptive equalizer means for adaptively equalizing said input data signal and providing a second equalized signal; and signal slicer means for slicing said second equalized signal and providing a sliced signal as said first processed signal.
- 69. The apparatus of claim 67, wherein said equalizer and processor means comprises decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal.
- 70. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalizer means for adaptively equalizing said input data signal and providing a first equalized signal; equalizer and processor means for selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing first and second processed signals; signal combiner means for receiving and selectively combining said second processed signal and said first equalized signal and providing a resultant signal; and output processor means for receiving said first processed signal and in response thereto receiving and processing said resultant signal and providing said output data signal.
- 71. The apparatus of claim 70, wherein said equalizer and processor means comprises:
second adaptive equalizer means for adaptively equalizing said input data signal and providing a second equalized signal; signal slicer means for slicing said second equalized signal and providing a sliced signal as said first processed signal; and nonlinear processor means for nonlinearly processing said sliced signal and said at least a portion of said output data signal and providing said second processed signal.
- 72. The apparatus of claim 70, wherein said equalizer and processor means comprises:
decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal; and nonlinear processor means for nonlinearly processing said first processed signal and said at least a portion of said output data signal and providing said second processed signal.
- 73. The apparatus of claim 70, wherein said output processor means comprises signal slicer means for slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal.
- 74. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; equalizer and processor means for selectively equalizing and processing said input data signal and providing a first processed signal; signal combiner means for receiving and selectively combining a second processed signal and said input data signal and providing a resultant signal; and output processor means for receiving said first processed signal and in response thereto receiving and processing said resultant signal and providing said output data signal and said second processed signal.
- 75. The apparatus of claim 74, wherein said equalizer and processor means comprises:
adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; and signal slicer means for slicing said equalized signal and providing a sliced signal as said first processed signal.
- 76. The apparatus of claim 74, wherein said equalizer and processor means comprises decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal.
- 77. The apparatus of claim 74, wherein said output processor means comprises:
signal slicer means for slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal; and nonlinear processor means for nonlinearly processing at least a portion of said sliced signal and providing said second processed signal.
- 78. The apparatus of claim 77, wherein said equalizer and processor means comprises:
adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; and signal slicer means for slicing said equalized signal and providing a sliced signal as said first processed signal.
- 79. The apparatus of claim 77, wherein said equalizer and processor means comprises decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal.
- 80. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; equalizer and processor means for selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing first and second processed signals; signal combiner means for receiving and selectively combining said second processed signal and said input data signal and providing a resultant signal; and output processor means for receiving said first processed signal and in response thereto receiving and processing said resultant signal and providing said output data signal.
- 81. The apparatus of claim 80, wherein said equalizer and processor means comprises:
adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; signal slicer means for slicing said equalized signal and providing a sliced signal as said first processed signal; and nonlinear processor means for nonlinearly processing said sliced signal and said at least a portion of said output data signal and providing said second processed signal.
- 82. The apparatus of claim 80, wherein said equalizer and processor means comprises:
decision feedback equalizer means for adaptively equalizing said input data signal and providing said first processed signal; and nonlinear processor means for nonlinearly processing said first processed signal and said at least a portion of said output data signal and providing said second processed signal.
- 83. The apparatus of claim 80, wherein said output processor means comprises signal slicer means for slicing said resultant signal and providing a sliced signal as said output data signal.
- 84. A compensation method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing a first equalized signal; selectively equalizing and processing said input data signal and providing a processed signal; and processing said first equalized signal in response to said processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 85. The method of claim 84, wherein said selectively equalizing and processing said input data signal and providing said processed signal comprises:
adaptively equalizing said input data signal and providing a second equalized signal; and slicing said second equalized signal and providing a sliced signal as said processed signal.
- 86. The method of claim 84, wherein said processing said first equalized signal in response to said processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises slicing said first equalized signal and providing a sliced signal as said output data signal.
- 87. A compensation method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing a first equalized signal; selectively equalizing and processing said input data signal and providing a first processed signal; selectively combining a second processed signal and said first equalized signal and providing a resultant signal; and processing said resultant signal in response to said first processed signal and providing said second processed signal and an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 88. The method of claim 87, wherein said selectively equalizing and processing said input data signal and providing said first processed signal comprises:
adaptively equalizing said input data signal and providing a second equalized signal; and slicing said second equalized signal and providing a sliced signal as said first processed signal.
- 89. The method of claim 87, wherein said processing said resultant signal in response to said first processed signal and providing said second processed signal and an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal; and nonlinearly processing at least a portion of said sliced signal and providing said second processed signal.
- 90. The method of claim 89, wherein said selectively equalizing and processing said input data signal and providing said first processed signal comprises:
adaptively equalizing said input data signal and providing a second equalized signal; and slicing said second equalized signal and providing a sliced signal as said first processed signal.
- 91. A compensation method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing a first equalized signal; selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing first and second processed signals; selectively combining said second processed signal and said first equalized signal and providing a resultant signal; and processing said resultant signal in response to said first processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 92. The method of claim 91, wherein said selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing said first and second processed signals comprises:
adaptively equalizing said input data signal and providing a second equalized signal; slicing said second equalized signal and providing a sliced signal as said first processed signal; and nonlinearly processing said sliced signal and said at least a portion of said output data signal and providing said second processed signal.
- 93. The method of claim 91, wherein said selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing said first and second processed signals comprises:
adaptively equalizing said input data signal and providing said first processed signal; and nonlinearly processing said first processed signal and said at least a portion of said output data signal and providing said second processed signal.
- 94. The method of claim 91, wherein said processing said resultant signal in response to said first processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal.
- 95. A compensation method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; selectively equalizing and processing said input data signal and providing a first processed signal; selectively combining a second processed signal and said input data signal and providing a resultant signal; and processing said resultant signal in response to said first processed signal and providing said second processed signal and an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 96. The method of claim 95, wherein said selectively equalizing and processing said input data signal and providing said first processed signal comprises:
adaptively equalizing said input data signal and providing an equalized signal; and slicing said equalized signal and providing a sliced signal as said first processed signal.
- 97. The method of claim 95, wherein said processing said resultant signal in response to said first processed signal and providing said second processed signal and an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
slicing said resultant signal in response to said first processed signal and providing a sliced signal as said output data signal; and nonlinearly processing at least a portion of said sliced signal and providing said second processed signal.
- 98. The method of claim 97, wherein said selectively equalizing and processing said input data signal and providing said first processed signal comprises:
adaptively equalizing said input data signal and providing an equalized signal; and slicing said equalized signal and providing a sliced signal as said first processed signal.
- 99. A compensation method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing first and second processed signals; selectively combining said second processed signal and said input data signal and providing a resultant signal; and processing said resultant signal in response to said first processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 100. The method of claim 99, wherein said selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing said first and second processed signals comprises:
adaptively equalizing said input data signal and providing an equalized signal; slicing said equalized signal and providing a sliced signal as said first processed signal; and nonlinearly processing said sliced signal and said at least a portion of said output data signal and providing said second processed signal.
- 101. The method of claim 99, wherein said selectively equalizing and processing said input data signal and at least a portion of said output data signal and providing said first and second processed signals comprises:
adaptively equalizing said input data signal and providing said first processed signal; and nonlinearly processing said first processed signal and said at least a portion of said output data signal and providing said second processed signal.
- 102. The method of claim 99, wherein said processing said resultant signal in response to said first processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises slicing said resultant signal and providing a sliced signal as said output data signal.
- 103. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide an equalized signal; first signal combining circuitry, coupled to said adaptive equalization circuitry, that receives and selectively combines a feedback signal and said equalized signal to provide an intermediate signal; first signal slicing circuitry, coupled to said first signal combining circuitry, that slices said intermediate signal to provide a first sliced signal; first intermediate processing circuitry, coupled to said first signal slicing circuitry and said first signal combining circuitry, that processes at least one of said first sliced signal and at least a portion of said output data signal to provide said feedback signal; second intermediate processing circuitry, coupled between said first signal slicing circuitry and said output terminal, that processes said first sliced signal and another portion of said output data signal to provide a first processed signal; second signal combining circuitry, coupled to said input terminal and said second intermediate processing circuitry, that receives and selectively combines said first processed signal, a second processed signal and said input data signal to provide a resultant signal; and output processing circuitry, coupled between said second signal combining circuitry and said output terminal, that processes said resultant signal to provide said output data signal and said second processed signal.
- 104. The apparatus of claim 103, wherein said adaptive equalization circuitry comprises linear equalization circuitry.
- 105. The apparatus of claim 103, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 106. The apparatus of claim 103, wherein said output processing circuitry comprises:
second signal slicing circuitry, coupled between said second signal combining circuitry and said output terminal, that slices said resultant signal to provide a second sliced signal as said output data signal; and further processing circuitry, coupled between said output terminal and said second signal combining circuitry, that processes at least a portion of said second sliced signal to provide said second processed signal.
- 107. The apparatus of claim 106, wherein said second signal slicing circuitry comprises adaptive signal slicing circuitry.
- 108. The apparatus of claim 107, wherein said adaptive equalization circuitry comprises linear equalization circuitry.
- 109. The apparatus of claim 107, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 110. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide an equalized signal; first signal combining circuitry, coupled to said adaptive equalization circuitry, that receives and selectively combines a feedback signal and said equalized signal to provide an intermediate signal; first signal slicing circuitry, coupled to said first signal combining circuitry, that slices said intermediate signal to provide a first sliced signal; first intermediate processing circuitry, coupled to said first signal slicing circuitry and said first signal combining circuitry, that processes at least one of said first sliced signal and at least a portion of said output data signal to provide said feedback signal; second intermediate processing circuitry, coupled between said first signal slicing circuitry and said output terminal, that processes said first sliced signal and another portion of said output data signal to provide a processed signal; second signal combining circuitry, coupled to said input terminal and said adaptive equalization circuitry, that receives and selectively combines said processed signal and said input data signal to provide a resultant signal; and output processing circuitry, coupled between said second signal combining circuitry and said output terminal, that processes said resultant signal to provide said output data signal.
- 111. The apparatus of claim 110, wherein said adaptive equalization circuitry comprises linear equalization circuitry.
- 112. The apparatus of claim 110, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 113. The apparatus of claim 110, wherein said output processing circuitry comprises second signal slicing circuitry, coupled between said second signal combining circuitry and said output terminal, that slices said resultant signal to provide a second sliced signal as said output data signal.
- 114. The apparatus of claim 113, wherein said second signal slicing circuitry comprises adaptive signal slicing circuitry.
- 115. The apparatus of claim 114, wherein said adaptive equalization circuitry comprises linear equalization circuitry.
- 116. The apparatus of claim 114, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 117. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a first equalized signal; second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; first signal combining circuitry, coupled to said second adaptive equalization circuitry, that receives and selectively combines a feedback signal and said second equalized signal to provide an intermediate signal; first signal slicing circuitry, coupled to said first signal combining circuitry, that slices said intermediate signal to provide a first sliced signal; first intermediate processing circuitry, coupled to said first signal slicing circuitry and said first signal combining circuitry, that processes at least one of said first sliced signal and at least a portion of said output data signal to provide said feedback signal; second intermediate processing circuitry, coupled between said first signal slicing circuitry and said output terminal, that processes said first sliced signal and another portion of said output data signal to provide a first processed signal; second signal combining circuitry, coupled to said first adaptive equalization circuitry and said second adaptive equalization circuitry, that receives and selectively combines said first processed signal, a second processed signal and said first equalized signal to provide a resultant signal; and output processing circuitry, coupled between said second signal combining circuitry and said output terminal, that processes said resultant signal to provide said output data signal and said second processed signal.
- 118. The apparatus of claim 117, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 119. The apparatus of claim 117, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 120. The apparatus of claim 117, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 121. The apparatus of claim 117, wherein said output processing circuitry comprises:
second signal slicing circuitry, coupled between said second signal combining circuitry and said output terminal, that slices said resultant signal to provide a second sliced signal as said output data signal; and further processing circuitry, coupled between said output terminal and said second signal combining circuitry, that processes at least a portion of said second sliced signal to provide said second processed signal.
- 122. The apparatus of claim 121, wherein said second signal slicing circuitry comprises adaptive signal slicing circuitry.
- 123. The apparatus of claim 122, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 124. The apparatus of claim 122, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 125. The apparatus of claim 122, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 126. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; first signal combiner means for receiving and selectively combining a feedback signal and said equalized signal and providing an intermediate signal; first signal slicer means for slicing said intermediate signal and providing a first sliced signal; first intermediate processor means for processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; second intermediate processor means for processing said sliced signal and another portion of said output data signal and providing a first processed signal; second signal combiner means for receiving and selectively combining said first processed signal, a second processed signal and said input data signal and providing a resultant signal; and output processor means for processing said resultant signal and providing said output data signal and said second processed signal.
- 127. The apparatus of claim 126, wherein said output processor means comprises:
second signal slicer means for slicing said resultant signal and providing a second sliced signal as said output data signal; and further processor means for processing at least a portion of said second sliced signal and providing said second processed signal.
- 128. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; first signal combiner means for receiving and selectively combining a feedback signal and said equalized signal and providing an intermediate signal; first signal slicer means for slicing said intermediate signal and providing a first sliced signal; first intermediate processor means for processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; second intermediate processor means for processing said sliced signal and another portion of said output data signal and providing a processed signal; second signal combiner means for receiving and selectively combining said processed signal and said input data signal and providing a resultant signal; and output processor means for processing said resultant signal and providing said output data signal.
- 129. The apparatus of claim 128, wherein said output processor means comprises second signal slicer means for slicing said resultant signal and providing a second sliced signal as said output data signal.
- 130. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalizer means for adaptively equalizing said input data signal and providing a first equalized signal; second adaptive equalizer means for adaptively equalizing said input data signal and providing an equalized signal; first signal combiner means for receiving and selectively combining a feedback signal and said equalized signal and providing an intermediate signal; first signal slicer means for slicing said intermediate signal and providing a first sliced signal; first intermediate processor means for processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; second intermediate processor means for processing said sliced signal and another portion of said output data signal and providing a first processed signal; signal combiner means for receiving and selectively combining said first processed signal, a second processed signal and said first equalized signal and providing a resultant signal; and output processor means for processing said resultant signal and providing said output data signal and said second processed signal.
- 131. The apparatus of claim 130, wherein said output processor means comprises:
second signal slicer means for slicing said resultant signal and providing a second sliced signal as said output data signal; and further processor means for processing at least a portion of said sliced signal and providing said second processed signal.
- 132. A method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal that includes a first plurality of ISI products and corresponds to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing an equalized signal; selectively combining a feedback signal and said equalized signal and providing an intermediate signal; slicing said intermediate signal and providing a first sliced signal; processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; processing said first sliced signal and another portion of said output data signal and providing a first processed signal; selectively combining said first processed signal, a second processed signal and said input data signal and providing a resultant signal; and processing said resultant signal and providing said second processed signal and an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 133. The method of claim 132, wherein said adaptively equalizing said input data signal and providing an equalized signal comprises linearly equalizing said input data signal.
- 134. The method of claim 132, wherein said processing said resultant signal and providing said second processed signal and an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
slicing said resultant signal and providing a second sliced signal as said output data signal; and processing at least a portion of said second sliced signal and providing said second processed signal.
- 135. The method of claim 134, wherein said slicing said resultant signal and providing a second sliced signal as said output data signal comprises adaptively slicing said resultant signal.
- 136. The method of claim 135, wherein said adaptively equalizing said input data signal and providing an equalized signal comprises linearly equalizing said input data signal.
- 137. A method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal that includes a first plurality of ISI products and corresponds to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing an equalized signal; selectively combining a feedback signal and said equalized signal and providing an intermediate signal; slicing said intermediate signal and providing a first sliced signal; processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; processing said first sliced signal and another portion of said output data signal and providing a processed signal; selectively combining said processed signal and said input data signal and providing a resultant signal; and processing said resultant signal and providing an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 138. The method of claim 137, wherein said adaptively equalizing said input data signal and providing an equalized signal comprises linearly equalizing said input data signal.
- 139. The method of claim 137, wherein said processing said resultant signal and providing an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products comprises slicing said resultant signal and providing a second sliced signal as said output data signal.
- 140. The method of claim 139, wherein said slicing said resultant signal and providing a second sliced signal as said output data signal comprises adaptively slicing said resultant signal.
- 141. The method of claim 140, wherein said adaptively equalizing said input data signal and providing an equalized signal comprises linearly equalizing said input data signal.
- 142. A method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal that includes a first plurality of ISI products and corresponds to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing a first equalized signal; adaptively equalizing said input data signal and providing a second equalized signal; selectively combining a feedback signal and said second equalized signal and providing an intermediate signal; slicing said intermediate signal and providing a first sliced signal; processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; processing said first sliced signal and another portion of said output data signal and providing a first processed signal; selectively combining said first processed signal, a second processed signal and said first equalized signal and providing a resultant signal; and processing said resultant signal and providing said second processed signal and an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 143. The method of claim 142, wherein said adaptively equalizing said input data signal and providing a first equalized signal comprises linearly equalizing said input data signal.
- 144. The method of claim 142, wherein said adaptively equalizing said input data signal and providing a second equalized signal comprises linearly equalizing said input data signal.
- 145. The method of claim 142, wherein said processing said resultant signal and providing said second processed signal and an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
slicing said resultant signal and providing a second sliced signal as said output data signal; and processing at least a portion of said second sliced signal and providing said second processed signal.
- 146. The method of claim 145, wherein said slicing said resultant signal and providing a second sliced signal as said output data signal comprises adaptively slicing said resultant signal.
- 147. The method of claim 146, wherein said adaptively equalizing said input data signal and providing a first equalized signal comprises linearly equalizing said input data signal.
- 148. The method of claim 146, wherein said adaptively equalizing said input data signal and providing a second equalized signal comprises linearly equalizing said input data signal.
- 149. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a first equalized signal; second adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide a second equalized signal; first signal combining circuitry, coupled to said second adaptive equalization circuitry, that receives and selectively combines a feedback signal and said second equalized signal to provide an intermediate signal; first signal slicing circuitry, coupled to said first signal combining circuitry, that slices said intermediate signal to provide a first sliced signal; first intermediate processing circuitry, coupled to said first signal slicing circuitry and said first signal combining circuitry, that processes at least one of said first sliced signal and at least a portion of said output data signal to provide said feedback signal; second intermediate processing circuitry, coupled between said first signal slicing circuitry and said output terminal, that processes said first sliced signal and another portion of said output data signal to provide a first processed signal; second signal combining circuitry, coupled to said first adaptive equalization circuitry and said second adaptive equalization circuitry, that receives and selectively combines said first processed signal and said first equalized signal to provide a resultant signal; and output processing circuitry, coupled between said second signal combining circuitry and said output terminal, that processes said resultant signal to provide said output data signal.
- 150. The apparatus of claim 149, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 151. The apparatus of claim 149, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 152. The apparatus of claim 149, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 153. The apparatus of claim 149, wherein said output processing circuitry comprises second signal slicing circuitry, coupled between said second signal combining circuitry and said output terminal, that slices said resultant signal to provide a second sliced signal as said output data signal.
- 154. The apparatus of claim 153, wherein said second signal slicing circuitry comprises adaptive signal slicing circuitry.
- 155. The apparatus of claim 154, wherein said first adaptive equalization circuitry comprises linear equalization circuitry.
- 156. The apparatus of claim 154, wherein said second adaptive equalization circuitry comprises linear equalization circuitry.
- 157. The apparatus of claim 154, wherein said first intermediate processing circuitry comprises decision feedback equalization circuitry.
- 158. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; first adaptive equalizer means for adaptively equalizing said input data signal and providing a first equalized signal; second adaptive equalizer means for adaptively equalizing said input data signal and providing a second equalized signal; first signal combiner means for receiving and selectively combining a feedback signal and said second equalized signal and providing an intermediate signal; first signal slicer means for slicing said intermediate signal and providing a first sliced signal; first intermediate processor means for processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; second intermediate processor means for processing said first sliced signal and another portion of said output data signal and providing a processed signal; second signal combiner means for receiving and selectively combining said processed signal and said first equalized signal and providing a resultant signal; and output processor means for processing said resultant signal and providing said output data signal.
- 159. The apparatus of claim 158, wherein said output processor means comprises second signal slicer means for slicing said resultant signal and providing a second sliced signal as said output data signal.
- 160. A method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal that includes a first plurality of ISI products and corresponds to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing a first equalized signal; adaptively equalizing said input data signal and providing a second equalized signal; selectively combining a feedback signal and said second equalized signal and providing an intermediate signal; slicing said intermediate signal and providing a first sliced signal; processing at least one of said first sliced signal and at least a portion of said output data signal and providing said feedback signal; processing said first sliced signal and another portion of said output data signal and providing a processed signal; selectively combining said processed signal and said first equalized signal and providing a resultant signal; and processing said resultant signal and providing an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 161. The method of claim 160, wherein said adaptively equalizing said input data signal and providing a first equalized signal comprises linearly equalizing said input data signal.
- 162. The method of claim 160, wherein said adaptively equalizing said input data signal and providing a second equalized signal comprises linearly equalizing said input data signal.
- 163. The method of claim 160, wherein said processing said resultant signal and providing an output data signal that includes a second plurality of ISI products which is smaller than said first plurality of ISI products comprises slicing said resultant signal and providing a second sliced signal as said output data signal.
- 164. The method of claim 163, wherein said slicing said resultant signal and providing a second sliced signal as said output data signal comprises adaptively slicing said resultant signal.
- 165. The method of claim 164, wherein said adaptively equalizing said input data signal and providing a first equalized signal comprises linearly equalizing said input data signal.
- 166. The method of claim 164, wherein said adaptively equalizing said input data signal and providing a second equalized signal comprises linearly equalizing said input data signal.
- 167. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
an input terminal that conveys an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; an output terminal that conveys an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalization circuitry, coupled to said input terminal, that adaptively equalizes said input data signal to provide first and second equalized signals; signal slicing circuitry, coupled to said adaptive equalization circuitry, that selectively slices said first equalized signal to provide a sliced signal; intermediate processing circuitry, coupled to said signal slicing circuitry, that processes said sliced signal to provide at least one processed signal; and output processing circuitry, coupled between said adaptive equalization circuitry, said intermediate processing circuitry and said output terminal, that selectively processes said second equalized signal and said at least one processed signal to provide said output data signal.
- 168. The apparatus of claim 167, wherein said adaptive equalization circuitry comprises:
signal delay circuitry that delays said input data signal to provide a plurality of delayed data signals; first adaptive processing circuitry, coupled to said signal delay circuitry, that adaptively processes said plurality of delayed data signals to provide said first equalized signal; and second adaptive processing circuitry, coupled to said signal delay circuitry, that adaptively processes said plurality of delayed data signals to provide said second equalized signal.
- 169. The apparatus of claim 168, wherein:
one of said first adaptive processing circuitry and said second adaptive processing circuitry includes delay circuitry; and one of said first and second equalized signals is delayed relative to another one of said first and second equalized signals.
- 170. The apparatus of claim 167, wherein said adaptive equalization circuitry comprises:
first linear equalization circuitry that adaptively equalizes said input data signal to provide said first equalized signal; and second linear equalization circuitry that adaptively equalizes said input data signal to provide said second equalized signal.
- 171. The apparatus of claim 167, wherein said signal slicing circuitry comprises adaptive signal slicing circuitry.
- 172. The apparatus of claim 167, wherein said signal slicing circuitry comprises:
signal combining circuitry that selectively combines said first equalized signal and a feedback signal to provide an intermediate signal; signal slice circuitry, coupled to said signal combining circuitry, that slices said intermediate signal to provide said sliced signal; and feedback processing circuitry, coupled to said signal slice circuitry and said signal combining circuitry, that processes said sliced signal to provide said feedback signal.
- 173. The apparatus of claim 172, wherein said feedback processing circuitry comprises:
signal delay circuitry that delays said sliced signal to provide a plurality of delayed signals; and adaptive processing circuitry, coupled to said signal delay circuitry, that adaptively processes said plurality of delayed signals to provide said feedback signal.
- 174. The apparatus of claim 167, wherein said intermediate processing circuitry comprises:
signal delay circuitry that delays said sliced signal to provide a plurality of delayed signals; and adaptive processing circuitry, coupled to said signal delay circuitry, that adaptively processes said plurality of delayed signals to provide said at least one processed signal.
- 175. The apparatus of claim 167, wherein:
said signal slicing circuitry further provides a first adaptation control signal; said output processing circuitry further provides a second adaptation control signal; said adaptive equalization circuitry receives said first and second adaptation control signals and in response thereto adaptively equalizes said input data signal to provide said first and second equalized signals; and said intermediate processing circuitry receives said second adaptation control signal and in response thereto adaptively processes said sliced signal to provide said at least one processed signal.
- 176. The apparatus of claim 167, wherein said output processing circuitry comprises:
signal combining circuitry that selectively combines said second equalized signal, said at least one processed signal and a feedback signal to provide an intermediate signal; signal slice circuitry, coupled to said signal combining circuitry, that slices said intermediate signal to provide another sliced signal as said output data signal; and feedback processing circuitry, coupled to said signal slice circuitry and said signal combining circuitry, that processes said another sliced signal to provide said feedback signal.
- 177. The apparatus of claim 176, wherein said signal slice circuitry comprises adaptive signal slice circuitry.
- 178. The apparatus of claim 176, wherein said feedback processing circuitry comprises:
signal delay circuitry that delays said another sliced signal to provide a plurality of delayed signals; and adaptive processing circuitry, coupled to said signal delay circuitry, that adaptively processes said plurality of delayed signals to provide said feedback signal.
- 179. The apparatus of claim 167, wherein said output processing circuitry comprises:
signal combining circuitry that selectively combines said second equalized signal and said at least one processed signal to provide an intermediate signal; and signal slice circuitry, coupled to said signal combining circuitry, that slices said intermediate signal to provide another sliced signal as said output data signal.
- 180. The apparatus of claim 179, wherein said signal slice circuitry comprises adaptive signal slice circuitry.
- 181. The apparatus of claim 179, wherein:
said at least one processed signal comprises a plurality of processed signals; and said signal combining circuitry selectively combines said second equalized signal and said plurality of processed signals to provide at least one intermediate signal and said combination signal.
- 182. An apparatus including a compensation circuit for reducing intersymbol interference (ISI) products within a data signal, comprising:
input means for conveying an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; output means for conveying an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products; adaptive equalizer means for adaptively equalizing said input data signal and providing first and second equalized signals; signal slicer means for selectively slicing said first equalized signal and providing a sliced signal; intermediate processor means for processing said sliced signal and providing at least one processed signal; and output processor means for selectively processing said second equalized signal and said at least one processed signal and providing said output data signal.
- 183. The apparatus of claim 182, wherein said adaptive equalizer means comprises:
signal delay means for delaying said input data signal and providing a plurality of delayed data signals; first adaptive processor means for adaptively processing said plurality of delayed data signals and providing said first equalized signal; and second adaptive processor means for adaptively processing said plurality of delayed data signals and providing said second equalized signal.
- 184. The apparatus of claim 182, wherein said adaptive equalizer means comprises:
first linear equalizer means for linearly equalizing said input data signal and providing said first equalized signal; and second linear equalizer means for linearly equalizing said input data signal and providing said second equalized signal.
- 185. The apparatus of claim 182, wherein said signal slicer means comprises:
signal combiner means for selectively combining said first equalized signal and a feedback signal and providing an intermediate signal; slicer means for slicing said intermediate signal and providing said sliced signal; and feedback processor means for processing said sliced signal and providing said feedback signal.
- 186. The apparatus of claim 182, wherein said intermediate processor means comprises:
signal delay means for delaying said sliced signal and providing a plurality of delayed signals; and adaptive processor means for adaptively processing said plurality of delayed signals and providing said at least one processed signal.
- 187. The apparatus of claim 182, wherein:
said signal slicer means is further for providing a first adaptation control signal; said output processor means is further for providing a second adaptation control signal; said adaptive equalizer means is for receiving said first and second adaptation control signals and in response thereto adaptively equalizing said input data signal and providing said first and second equalized signals; and said intermediate processor means is for receiving said second adaptation control signal and in response thereto adaptively processing said sliced signal and providing said at least one processed signal.
- 188. The apparatus of claim 182, wherein said output processor means comprises:
signal combiner means for selectively combining said second equalized signal, said at least one processed signal and a feedback signal and providing an intermediate signal; signal slicer means for slicing said intermediate signal and providing another sliced signal as said output data signal; and feedback processor means for processing said another sliced signal and providing said feedback signal.
- 189. The apparatus of claim 182, wherein said output processor means comprises:
signal combiner means for selectively combining said second equalized signal and said at least one processed signal and providing an intermediate signal; and signal slicer means for slicing said intermediate signal and providing another sliced signal as said output data signal.
- 190. A method for reducing intersymbol interference (ISI) products within a data signal, comprising:
receiving an input data signal including a first plurality of ISI products and corresponding to a detected data signal received via a signal transmission medium; adaptively equalizing said input data signal and providing first and second equalized signals; selectively slicing said first equalized signal and providing a sliced signal; processing said sliced signal and providing at least one processed signal; and selectively processing said second equalized signal and said at least one processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products.
- 191. The apparatus of claim 190, wherein said adaptively equalizing said input data signal and providing first and second equalized signals comprises:
delaying said input data signal and providing a plurality of delayed data signals; adaptively processing said plurality of delayed data signals and providing said first equalized signal; and adaptively processing said plurality of delayed data signals and providing said second equalized signal.
- 192. The apparatus of claim 190, wherein said adaptively equalizing said input data signal and providing first and second equalized signals comprises:
linearly equalizing said input data signal and providing said first equalized signal; and linearly equalizing said input data signal and providing said second equalized signal.
- 193. The apparatus of claim 190, wherein said selectively slicing said first equalized signal and providing a sliced signal comprises:
selectively combining said first equalized signal and a feedback signal and providing an intermediate signal; slicing said intermediate signal and providing said sliced signal; and processing said sliced signal and providing said feedback signal.
- 194. The apparatus of claim 190, wherein said processing said sliced signal and providing at least one processed signal comprises:
delaying said sliced signal and providing a plurality of delayed signals; and adaptively processing said plurality of delayed signals and providing said at least one processed signal.
- 195. The apparatus of claim 190, wherein:
said selectively slicing said first equalized signal and providing a sliced signal comprises selectively slicing said first equalized signal and providing said sliced signal and a first adaptation control signal; said selectively processing said second equalized signal and said at least one processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises selectively processing said second equalized signal and said at least one processed signal and providing said output data signal and a second adaptation control signal; said adaptively equalizing said input data signal and providing first and second equalized signals comprises receiving said first and second adaptation control signals and in response thereto adaptively equalizing said input data signal and providing said first and second equalized signals; and said processing said sliced signal and providing at least one processed signal comprises receiving said second adaptation control signal and in response thereto adaptively processing said sliced signal and providing said at least one processed signal.
- 196. The apparatus of claim 190, wherein said selectively processing said second equalized signal and said at least one processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
selectively combining said second equalized signal, said at least one processed signal and a feedback signal and providing an intermediate signal; slicing said intermediate signal and providing another sliced signal as said output data signal; and processing said another sliced signal and providing said feedback signal.
- 197. The apparatus of claim 190, wherein said selectively processing said second equalized signal and said at least one processed signal and providing an output data signal including a second plurality of ISI products which is smaller than said first plurality of ISI products comprises:
selectively combining said second equalized signal and said at least one processed signal and providing an intermediate signal; and slicing said intermediate signal and providing another sliced signal as said output data signal.
RELATED INVENTIONS
[0001] This application is a continuation-in-part of U.S. application Ser. No. 10/117,293, filed Apr. 5, 2002.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10117293 |
Apr 2002 |
US |
Child |
10290674 |
Nov 2002 |
US |