This application claims the benefit of the priority of Spanish Patent Application Number 201631006, titled “COMPENSATION OF BASELINE WANDER,” and filed with the Spanish Patent and Trademark Office (SPTMO) on Jul. 22, 2016, the entirety of which is hereby incorporated by reference herein.
Many communication systems exchange data using an isolator circuit, such as a transformer. For example, in an Ethernet communication system, the IEEE 802.3 (e.g., Institute of Electrical and Electronics Engineers 802.3-2012) standard specifies that electrical isolation be provided between an Ethernet physical layer circuit—usually referred to as an “Ethernet PHY”—and an Ethernet port (e.g., a medium-dependent interface (MDI)), which provides a physical and electrical connection to a cabling medium (e.g., ANSI/TIA-568-C.0, Generic Telecommunications Cabling for Customer Premises, Category 5)). In such Ethernet implementations, data may be transmitted from an Ethernet-enabled device onto the cabling medium using a transformer.
However, using a transformer to transmit data between isolated systems or subsystems may be associated with certain drawbacks. For example, baseline wander may occur, when voltage driven on the transformer droops over time as energy leaks out of the transformer due to its inductive nature in conjunction with other impedances to which it is coupled. Applications and standards may require limiting such baseline wander.
Prior approaches to limiting baseline wander include using a transformer having an inductance value that either complicates or precludes use of an integrated transformer circuit. For example, some Ethernet standards may translate to use of a transformer inductance of at least 80 microHenry (μH) or more, such as even 350 μH or more.
Embodiments of the present disclosure can provide a circuit for compensation of overall baseline voltage wander operating at an input of an isolator. The circuit can include a filter circuit and a driver circuit. The filter circuit can be configured to receive an input voltage signal from an input of the isolator and configured to generate a filtered representation of the voltage signal. The driver circuit can be configured to use information about a voltage magnitude extracted from the filtered representation of the voltage signal to generate an output current ramp signal. The driver circuit can be further configured to inject the output current ramp signal into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator.
In an example, a compensation loop circuit for compensation of baseline voltage wander at an input of an isolator can include a filter circuit, a gain circuit, and a driver circuit. The filter circuit can be coupled to an input of the isolator. The filter circuit can be configured to receive an input voltage signal from the input of the isolator and generate a filtered representation of the voltage signal. The gain circuit can be coupled to an output of the filter circuit, and can be configured to amplify the filtered representation of the voltage signal to generate an amplified voltage signal. The driver circuit can be coupled to an output of the gain circuit and an input of the filter circuit to form the compensation loop circuit. The driver circuit can be configured to generate an output current ramp signal based on the amplified voltage signal. The driver circuit can be further configured to inject the output current ramp signal into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator. The output current ramp signal can be configurable based on a voltage gain associated with the input voltage signal and an output voltage signal corresponding to the output current ramp signal.
In an example, a method for generating a signal to compensate baseline voltage wander can include receiving an input voltage signal from an input of an isolator circuit. The received input voltage signal can be filtered to generate a filtered representation of the voltage signal. A current ramp signal can be generated, where the current ramp signal can be proportional to inductance associated with the isolator circuit and a voltage magnitude extracted from the filtered representation of the voltage signal. The current ramp signal can be injected into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator.
This overview is intended to provide an overview of subject matter of the present patent application. It is not intended to provide an exclusive or exhaustive explanation of the invention. The detailed description is included to provide further information about the present patent application.
In the drawings, which are not necessarily drawn to scale, like numerals may describe similar components in different views. Like numerals having different letter suffixes may represent different instances of similar components. The drawings illustrate generally, by way of example, but not by way of limitation, various embodiments discussed in the present document.
One approach can provide a compensation circuit to compensate electronically the frequency response of an isolation circuit (e.g., a transformer) by increasing the pass band in the low frequency region in order to minimize the baseline wander (e.g., voltage droop) caused by low inductance windings. For example, the compensation circuit can be used to inject a current ramp proportional to the amplitude and the duration of the pulse and inversely proportional to the open circuit inductance (OCL) of the isolation circuit. This approach allows use of an isolation circuit, such as a magnetic device, having a smaller inductance value than a corresponding isolation scheme lacking the compensation circuit.
The isolator circuit 106 can be configured to provide communication between the communication circuit 104 and the cable device 108 across the isolation barrier 107. In embodiments, the isolator circuit 106 can be a transformer. In other embodiments, the isolator circuit 106 can be another type of an isolator device for which baseline wander or other similar phenomena may be a concern, such as one or more of another type of inductive isolator, an optical isolator, or a capacitive a isolator, as illustrative examples. In an embodiment, the isolator circuit can include a series and/or parallel combination of inductive devices.
The data input, encode and timing circuit 210 can be configured to receive an input data signal 204 for transmission across the isolator circuit 214 to a cable device. In response, the data input, encode and timing circuit 210 can be configured to perform one or more of data synchronization, framing, encoding, or other operations, and can generate a driver input signal representing the input data 204 for transmission. The driver circuit 212 can be configured to receive the driver input signal from the data input, encode and timing circuit 210. In response, the driver circuit 212 can drive a corresponding signal on the isolation circuit 214 (e.g., the primary side of a transformer). The compensation circuit 208 can be configured to provide a current to the isolation circuit 214 (e.g., to the primary side of the transformer) to compensate for baseline wander that may be experienced at the transformer in conjunction with transmitting the data signal. The control circuit 206 can be configured to receive a clock signal 202 and control one or more of the data input, encode and timing circuit 210, the compensation circuit 208, or the driver circuit 212.
where v(t) is the voltage at the equivalent primary circuit 306, i(t) is the current in the equivalent primary circuit 306, and L is the inductance in the equivalent primary circuit 306 of the primary side of the transformer. To eliminate baseline wander, the compensation circuit can be configured to establish a constant or substantially constant v(t). As an illustration, to generate a constant v(t), a current i(t) may be determined as follows:
Therefore, the current for generating a constant (or substantially constant voltage) may be a current ramp proportional to time, with a slope of V/L.
In an example, the compensation circuit 302 can be configured to provide a current that only partially compensates for baseline wander or other phenomenon. For example, the compensation circuit 302 can be configured to provide a ramp current with a slope less than that required to fully compensate. This may enable avoidance of providing a non-zero average compensation current. Even though some amount of baseline wander may be experienced, the extent of baseline wander may be acceptable.
In an example, the compensation current gain (slope) can be limited to, e.g., avoid saturating the transformer. For example, the compensation current generated by the compensation circuit 302 can be released after every ramp period compensating for a data pulse. In this way, the cumulative compensation current and/or primary current over time (many signal periods) does not rise continuously (e.g., as seen in
In an example, the loop of the compensation circuit 720 can result in a current, such as, e.g., a ramp current or similar current as discussed above, being provided to the primary to compensate for the uncompensated or insufficiently compensated communication circuit.
In an example, the compensation circuit 720 can be a stand-alone circuit or it can be co-integrated with the driver circuit 702 and/or the equivalent primary circuit 706.
In an example, the compensation circuit 720 configured in closed-loop mode can be used for compensating baseline wander of an output signal, when characteristics of the output signal are not known (e.g., pulse duration and voltage level). For example, the closed-loop compensation circuit 720 can be used in connection with a full-duplex Gigabit PHY circuit operating in 1000Base-T mode. In this case, the compensation circuit can automatically boost low frequencies to reduce baseline wander droop of any signal at the output node 704 of the driver circuit 702. Example closed-loop modeling of a compensation circuit is illustrated in connection with
Referring again to
The compensation circuit 900 can be an example implementation of the closed-loop compensation circuit 720 but with an open loop where the input voltage node Vi and the output voltage node Vo are separated (in a closed-loop operation, the input node Vi and the output node Vo are the same).
The output current at the filtering stage 916 is
I1=Vi*Gm1
The output current I1 is applied to the integrating capacitor C1, resulting in the voltage across C1 being given by
Where
is the unity-gain frequency of the Gm-C integrator 902 and 904.
The output current at the driver stage 918 is
Io=Gm2*V1
The output current Io is applied to the output impedance Zout, resulting in the voltage across Zout being given by
where Zout is the parallel of the termination impedance and the open circuit inductance (OCL) of the equivalent primary circuit 908.
For low frequencies the term sLo<<Ro and the output impedance at low frequencies can be considered dominated by the inductor. The output impedance can be expressed as follows:
Zout(low freq)≅sLo
Therefore, the gain of the loop of the compensation circuit 900 at low frequencies can be expressed as follows:
The input voltage (Vi) is amplified by the loop gain (Av) and is converted into current (Io) by the transconductance factor (Gm2) of the integrator 906 before being injected at the equivalent primary circuit 908.
In an example, the compensation circuit 900 can operate in positive feedback mode, and will be stable when |Av|<1. Additionally, different C1 values can correspond to different equivalent inductance values for a given |Av|. Different |Av| values can correspond to different current gain slopes and may be used to select the baseline wander droop. Different |Av| values can also be used to limit the amount of injected current to minimize saturation effect in the transformer. Based on the above equation for the loop gain, variations in inductance associated with the circuit 908 can be addressed by adjusting the capacitance C1 of the integrating capacitor 904 so as to keep the loop gain stable.
In an example, the compensation circuit can be integrated with a transformer (e.g., with the equivalent primary circuit 908), and the transformer can include a temperature sensor. The temperature sensor can monitor internal temperature of the transformer and transformer inductance (OCL) can be estimated based on the temperature (e.g., by using a look-up table). In this regard, a gain (e.g., “Av”) correction can be made (e.g., by adjusting C1) when the transformer inductance changes with temperature.
In an example, assuming transconductance of the compensation circuit 900 is fixed, the medium frequency gain will be dominated by the value of the inductance Lo (of circuit 910) and the internal parameters Gm1, Gm2 and capacitance (C1) of the integration capacitor 904. In this regard, individual transconductance values Gm1 and Gm2, inductance (Lo) and capacitance (C1) can be controlled and adjusted dynamically to keep the loop gain (Av) constant. For any given value of external inductance (Lo), the loop transconductance (Gm1*Gm2) or the internal capacitance C1 can be adjusted to ensure the stability of the loop gain target.
In an example, the inductance value (Lo) can be measured at start up or dynamically to adjust, for example, based on temperature and aging variations. In another example, a transformer can be characterized individually in production tests and inductance values (OCL) can be stored in a look-up table. In this regard, for any given value of the transformer OCL, the compensation loop can be adjusted to increase the low frequency range of the transformer and minimize the voltage droop.
At 1020, the received input voltage signal can be filtered to generate a filtered representation of the voltage signal. For example, the input signal Vi can be filtered by the filtering circuit (722 or 916) to generate the filtered representation V1 of the input voltage signal Vi. At 1030, a current ramp signal is generated, where the ramp signal is proportional to inductance associated with the isolator circuit and a voltage magnitude extracted from the filtered representation of the voltage signal. For example, the driver stage (726 or 918) can generate the current ramp signal Io, which can be proportional to magnitude of the input voltage and inductance of the isolator circuit (706 or 908). At 1040, the current ramp signal is injected into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator. For example, the generated output current ramp signal I0 can be injected into the isolator circuit (706 or 908) to suppress voltage droop.
Even though baseline wander correction, as described herein, is performed with regards to a primary side of an isolation circuit (e.g., a transformer), the disclosure is not limited in this regard. Since a transformer includes a primary and a secondary side that are coupled, correcting the voltage droop in the primary side will automatically correct the droop in the secondary side as well. Put another way, although the current compensation is physically performed in the primary side (as explained herein), baseline wander correction takes place in both the primary and the secondary sides of the isolation circuit.
Example 1 is a circuit for compensation of baseline voltage wander at an input of an isolator, the circuit comprising: a filter circuit, wherein the filter circuit is configured to receive an input voltage signal from an input of the isolator and configured to generate a filtered representation of the voltage signal; and a driver circuit configured to use information about a voltage magnitude extracted from the filtered representation of the voltage signal to generate an output current ramp signal, the driver circuit configured to inject the output current ramp signal into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator.
In Example 2, the subject matter of Example 1 optionally includes a gain circuit configured to amplify the filtered representation of the voltage signal, and provide the amplified filtered representation of the voltage signal to the driver circuit for generating the output current ramp signal.
In Example 3, the subject matter of any one or more of Examples 1-2 optionally includes wherein the isolator comprises an inductive device.
In Example 4, the subject matter of Example 3 optionally includes wherein the inductive device has inductance of less than 80 microHenry.
In Example 5, the subject matter of any one or more of Examples 3-4 optionally includes wherein the driver circuit is configured to generate the output current ramp signal at least in part using information about the voltage magnitude extracted from the filtered representation of the voltage signal and a value of an inductance corresponding to the inductive device.
In Example 6, the subject matter of Example 5 optionally includes wherein the driver circuit is configured to generate the output current ramp signal having a slope generated using information about a value of the voltage magnitude extracted from the filtered representation of the voltage signal and the value of the inductance corresponding to the inductive device.
In Example 7, the subject matter of any one or more of Examples 1-6 optionally includes wherein the isolator comprises a transformer.
In Example 8, the subject matter of any one or more of Examples 1-7 optionally includes wherein the driver circuit is configured to establish a zero-average DC current for the output current ramp signal.
In Example 9, the subject matter of Example 8 optionally includes wherein the driver circuit and filter circuit are configured to reduce the voltage droop to maintain the input voltage signal within a specified range of a desired input voltage signal while maintaining a zero-average DC current for the output current signal.
In Example 10, the subject matter of any one or more of Examples 1-9 optionally includes wherein the driver circuit is configured to generate the output current ramp signal including a ramp duration corresponding to a transmit pulse duration, the transmit pulse included as a portion of the input voltage signal.
In Example 11, the subject matter of any one or more of Examples 1-10 optionally includes wherein the driver circuit is configured to generate the output current ramp signal including releasing the ramp signal in response to information about one or more of a transmit pulse duration or a current limit established to avoid saturation of the isolator.
In Example 12, the subject matter of any one or more of Examples 1-11 optionally include wherein the filter circuit and the current driver circuit are coupled in a closed-loop configuration, with an output of the current driver circuit coupled to an input of the filter circuit.
In Example 13, the subject matter of any one or more of Examples 1-12 optionally include wherein the filtering circuit comprises a transconductance amplifier coupled to a capacitor.
Example 14 is a compensation loop circuit for compensation of baseline voltage wander at an input of an isolator, the circuit comprising: a filter circuit coupled to an input of the isolator, the filter circuit configured to receive an input voltage signal from the input of the isolator and generate a filtered representation of the voltage signal; a gain circuit coupled to an output of the filter circuit, the gain circuit configured to amplify the filtered representation of the voltage signal to generate an amplified voltage signal; and a driver circuit coupled to an output of the gain circuit and an input of the filter circuit to form the compensation loop circuit, the driver circuit configured to generate an output current ramp signal based on the amplified voltage signal, wherein the driver circuit is further configured to inject the output current ramp signal into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator, and wherein the output current ramp signal is configurable based on a voltage gain associated with the input voltage signal and an output voltage signal corresponding to the output current ramp signal.
In Example 15, the subject matter of Example 14 optionally includes wherein the filter circuit comprises an integrating capacitor, and wherein the voltage gain of the compensation loop circuit is configured based on adjusting capacitance of the integrating capacitor, to change the output current ramp signal.
Example 16 is a method for generating a signal to compensate baseline voltage wander, the method comprising: receiving an input voltage signal from an input of an isolator circuit; filtering the received input voltage signal to generate a filtered representation of the voltage signal; generating a current ramp signal proportional to inductance associated with the isolator circuit and a voltage magnitude extracted from the filtered representation of the voltage signal; and injecting the current ramp signal into the input of the isolator to reduce or suppress voltage droop in the input voltage signal when the input voltage signal is applied to the input of the isolator.
In Example 17, the subject matter of Example 16 optionally includes amplifying the filtered representation of the voltage signal to generate an amplified voltage signal; and converting the amplified voltage signal into a current signal to generate the current ramp signal, wherein the current ramp signal is configurable based on a voltage gain associated with the input voltage signal and an output voltage signal corresponding to the current ramp signal.
In Example 18, the subject matter of Example 17 optionally includes selecting a desired voltage gain based on one or both of the inductance or temperature of the isolation circuit.
In Example 19, the subject matter of Example 18 optionally includes adjusting the voltage gain based on the desired voltage gain, to modify the current ramp signal.
In Example 20, the subject matter of Example 19 optionally includes wherein adjusting the voltage gain further comprises: adjusting one or both of transconductance or capacitance of at least one circuit used to generate the currant ramp signal.
Each of the non-limiting examples described herein can stand on its own, or can be combined in various permutations or combinations with one or more of the other examples.
The above detailed description includes references to the accompanying drawings, which form a part of the detailed description. The drawings show, by way of illustration, specific embodiments in which the invention can be practiced. These embodiments are also referred to herein as “examples.” Such examples can include elements in addition to those shown or described. However, the present inventors also contemplate examples in which only those elements shown or described are provided. Moreover, the present inventors also contemplate examples using any combination or permutation of those elements shown or described (or one or more aspects thereof), either with respect to a particular example (or one or more aspects thereof), or with respect to other examples (or one or more aspects thereof) shown or described herein.
In the event of inconsistent usages between this document and any documents so incorporated by reference, the usage in this document controls.
In this document, the terms “a” or “an” are used, as is common in patent documents, to include one or more than one, independent of any other instances or usages of“at least one” or “one or more.” In this document, the term “or” is used to refer to a nonexclusive or, such that “A or B” includes “A but not B,” “B but not A,” and “A and B,” unless otherwise indicated. In this document, the terms “including” and “in which” are used as the plain-English equivalents of the respective terms “comprising” and “wherein.” Also, in the following claims, the terms “including” and “comprising” are open-ended, that is, a system, device, article, composition, formulation, or process that includes elements in addition to those listed after such a term in a claim are still deemed to fall within the scope of that claim. Moreover, in the following claims, the terms “first,” “second,” and “third,” etc. are used merely as labels, and are not intended to impose numerical requirements on their objects.
Method examples described herein can be machine or computer-implemented at least in part. Some examples can include a computer-readable medium or machine-readable medium encoded with instructions operable to configure an electronic device to perform methods as described in the above examples. An implementation of such methods can include code, such as microcode, assembly language code, a higher-level language code, or the like. Such code can include computer readable instructions for performing various methods. The code may form portions of computer program products. Further, in an example, the code can be tangibly stored on one or more volatile, non-transitory, or non-volatile tangible computer-readable media, such as during execution or at other times. Examples of these tangible computer-readable media can include, but are not limited to, hard disks, removable magnetic disks, removable optical disks (e.g., compact disks and digital video disks), magnetic cassettes, memory cards or sticks, random access memories (RAMs), read only memories (ROMs), and the like.
The above description is intended to be illustrative, and not restrictive. For example, the above-described examples (or one or more aspects thereof) may be used in combination with each other. Other embodiments can be used, such as by one of ordinary skill in the art upon reviewing the above description. The Abstract is provided to comply with 37 C.F.R. §1.72(b), to allow the reader to quickly ascertain the nature of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims. Also, in the above Detailed Description, various features may be grouped together to streamline the disclosure. This should not be interpreted as intending that an unclaimed disclosed feature is essential to any claim. Rather, inventive subject matter may lie in less than all features of a particular disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description as examples or embodiments, with each claim standing on its own as a separate embodiment, and it is contemplated that such embodiments can be combined with each other in various combinations or permutations. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Number | Name | Date | Kind |
---|---|---|---|
4755783 | Fleischer et al. | Jul 1988 | A |
5465272 | Smith | Nov 1995 | A |
6408032 | Lye | Jun 2002 | B1 |
6433608 | Huang | Aug 2002 | B1 |
6841855 | Jaeck et al. | Jan 2005 | B2 |
7136421 | Lin et al. | Nov 2006 | B2 |
7215720 | Yeh | May 2007 | B2 |
7218687 | Huang et al. | May 2007 | B2 |
8098768 | Langner | Jan 2012 | B2 |
8543190 | Wasson et al. | Sep 2013 | B2 |
9491008 | Dong | Nov 2016 | B2 |
20080137759 | Cai et al. | Jun 2008 | A1 |
20080159414 | Brecher et al. | Jul 2008 | A1 |
20080159415 | Miller et al. | Jul 2008 | A1 |
20090202003 | Langner et al. | Aug 2009 | A1 |
20130339765 | Diab | Dec 2013 | A1 |
20140232502 | Gutierrez et al. | Aug 2014 | A1 |
Number | Date | Country |
---|---|---|
486901 | May 2011 | TW |
WO-2017068423 | Apr 2017 | WO |
Entry |
---|
“Spanish Application Serial No. 21631006, Office Action dated Sep. 14, 2016”, 3 pgs. |
“Ethernet Protection Design Guide”, Littelfuse, Inc., (2015), 1-32. |
Siegel, Adam C., “Foldable Prrinted Circuit Boards on Paper Substrates”, Advanced Function Materials, 20, (2010), 28-35. |
Weon, Dae-Hee, et al., “3-D Integrated Inductors and Transformers on Liquid Crystal Polymer Substrate”; IEEE, (2006), 1381-1384. |
“International Application Serial No. PCT/US2017/034202, International Search Report dated Sep. 14, 2017”, 6 pgs. |
“International Application Serial No. PCT/US2017/034202, Written Opinion dated Sep. 14, 2017”, 6 pgs. |
Number | Date | Country | |
---|---|---|---|
20170250682 A1 | Aug 2017 | US |
Number | Date | Country | |
---|---|---|---|
62244049 | Oct 2015 | US |