In recent years, the development of flash memories has been particularly rapid. Flash memories have a main feature that stored information can be maintained for a long time without power on, and have the advantages of high integration, fast access speed, easy erasing and rewriting, etc. Flash memories have been widely used in many fields such as microcomputers and automation control. In order to further increase the bit density of flash memories and reduce the bit cost, three-dimensional flash memory (3D NAND) technology has been rapidly developed.
In a CMOS circuit of the 3D NAND, some functional circuits (such as a switching circuit and a level translation circuit) usually operate under a high voltage, resulting in the deterioration of the hot carrier injection effect of a Metal Oxide Semiconductor (MOS) device due to an excessive drain-source voltage in the rising stage of output voltage, resulting in the reliability risk of such high-voltage functional circuits. In the related art, in order to solve this technical problem, Metal Oxide Semiconductor (MOS) devices with higher performance of high-voltage resistance are usually used to design such high-voltage functional circuits, resulting in such high-voltage functional circuits having a larger area and a smaller current.
The disclosure relates to the field of integrated circuit design, and particularly to a Complementary Metal Oxide Semiconductor (CMOS) circuit of a memory device, including a high-voltage functional circuit, and an auxiliary clamping circuit.
The high-voltage functional circuit includes at least one MOS transistor. One of a source terminal and a drain terminal of one of the at least one MOS transistor is coupled to an input high-voltage. The high-voltage functional circuit has an output voltage that, when an enable signal is valid, gradually increases and reaches a maximum value.
The auxiliary clamping circuit is arranged between the input high-voltage and the one of the source terminal and the drain terminal of the MOS transistor, and is configured to clamp the voltage input to the one of the source terminal and the drain terminal of the MOS transistor during a rising phase of the output voltage, so that a clamping voltage is smaller than the input high-voltage.
In
Hereinafter, specific examples are used to illustrate the implementation of the disclosure, and those in the art may easily understand other advantages and effects of the disclosure from the contents disclosed in this specification. The disclosure may also be implemented or applied through other different implementations, and various details in this specification may also be modified or changed based on different viewpoints and applications without departing from the spirit of the disclosure.
Please refer to
As illustrated in
The high-voltage functional circuit 100 includes at least one MOS transistor. One of a source terminal and a drain terminal of a MOS transistor M1 is coupled to an input high-voltage HV The high-voltage functional circuit 100 has an output voltage that, when an enable signal is valid, gradually increases and reaches a maximum value HV.
The auxiliary clamping circuit 200 is arranged between the input high-voltage HV and the one of the source terminal and the drain terminal of the MOS transistor M1. The auxiliary clamping circuit 200 is configured to clamp, during a rising phase of the output voltage, a voltage input to the one of the source terminal and the drain terminal of the MOS transistor M1. In this way, a clamping voltage HV_clamp is smaller than the input high-voltage HV.
As an example, the high-voltage functional circuit 100 includes a switching circuit or a level translation circuit. In some examples, the high-voltage functional circuit 100 is a level translation circuit. In the example, the level translation circuit only includes three MOS transistors M1-M3 and the drain terminal of the MOS transistor M1 is coupled to the input high-voltage HV (as illustrated in
In an implementation, the MOS transistors in the high-voltage functional circuit 100 may be MOS transistors (that is, non-high-voltage MOS transistors) or high-voltage MOS transistors. In the case of MOS transistors, by the design of the auxiliary clamping circuit 200, the CMOS circuit of the memory device described in this implementation can be applicable for high-voltage application scenarios. In the case of high-voltage MOS transistors, by the design of the auxiliary clamping circuit 200, the CMOS circuit of the memory device described in this implementation can be applicable for application scenarios of a higher voltage.
As an example, as illustrated in
In an implementation, the preset voltage HV1 is equal to half of the input high-voltage HV, so that the CMOS circuit of the memory device of the disclosure satisfies its own circuit function while having reliability improved as much as possible. Thus, the CMOS circuit of the memory device with such settings may satisfy most of the existing application requirements. In actual applications, the value of the prose voltage HV1 can be set according to specific application scenarios, especially for some special application scenarios. In such cases, the value of the preset voltage HV1 may be greater than half of the input high-voltage HV, or may be less than half of the input high-voltage HV.
In an implementation, the threshold voltage of the first depletion-type high-voltage NMOS transistor MN1 is less than 0, so that the first depletion-type high-voltage NMOS transistor MN1 and the second depletion-type high-voltage NMOS transistor MN2 are completely the same. Thus, the two transistors may be arranged closely in the layout design, which is conducive to reducing the circuit area and facilitating the model selection of devices.
Referring to
As illustrated in
As illustrated in
As illustrated in
As an example, as illustrated in
In an implementation, the preset voltage HV1 coupled to the gate terminal of the first depletion-type high-voltage NMOS transistor MN1 is equal to half of the input high-voltage HV, so that the CMOS circuit of the memory device of the disclosure satisfies its own circuit function while having the reliability improved as much as possible, so that the CMOS circuit of the memory device with such settings may satisfy most of the existing application requirements. In actual applications, the value of the preset voltage HV1 needs to be set according to specific application scenarios, especially for some special application scenarios. In such cases, the value of the preset voltage HV1 may be greater than half of the input high-voltage HV, or may be less than half of the input high-voltage HV.
In an implementation, the threshold voltage of the first depletion-type high-voltage NMOS transistor MN1 is less than 0, and the threshold voltage of the third depletion-type high-voltage NMOS transistor MN3 is less than 0, so that the first depletion-type high-voltage NMOS transistor MN1, the second depletion-type high-voltage NMOS transistor MN2 and the third depletion-type high-voltage NMOS transistors MN3 are exactly the same. In this way, these transistors may be arranged closely in the layout design, which is conducive to reducing the circuit area and facilitating the model selection of devices.
In summary, in the CMOS circuit of the memory device of the disclosure, without modifying the existing high-voltage functional circuit, only by adding an auxiliary clamping circuit at the high-voltage input terminal of the existing high-voltage functional circuit, the voltage input to the MOS transistor in the high-voltage functional circuit is clamped to a clamping voltage less than the input high-voltage in the rising stage of the output voltage. The drain-source voltage of the MOS transistor is reduced, and the hot carrier injection effect is reduced. The performance of the high-voltage resistance of the circuit is improved. The objective of improving the reliability of the circuit at a small area cost is realized, and the performance of the memory device is improved. Therefore, various shortcomings in the related art have been effectively overcome in the disclosure, so the disclosure has a high industrial value in use.
The above implementations only exemplarily illustrate the principles and effects of the disclosure, and are not used to limit the disclosure. Anyone familiar with this technology can modify or change the above implementations without departing from the spirit and scope of the disclosure. Therefore, all equivalent modifications or changes made by persons with ordinary knowledge in the art without departing from the spirit and technical ideas disclosed in the disclosure should still be covered by the claims of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202011336570.X | Nov 2020 | CN | national |
This application is a continuation of International Application No. PCT/CN2021/126779 filed on Oct. 27, 2021, which claims the benefit of priority to Chinese Application No. 202011336570.X, filed on Nov. 25, 2020. The entire contents of each of these two applications are expressly incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4533846 | Simko | Aug 1985 | A |
4697101 | Iwahashi | Sep 1987 | A |
4958093 | Kosson | Sep 1990 | A |
6166982 | Murray | Dec 2000 | A |
6172553 | Murray | Jan 2001 | B1 |
6759888 | Wodnicki | Jul 2004 | B1 |
7012456 | Hirose | Mar 2006 | B1 |
7145370 | Bernard | Dec 2006 | B2 |
7230470 | You | Jun 2007 | B1 |
8265569 | Barlow | Sep 2012 | B2 |
20030098714 | Clark | May 2003 | A1 |
20080054873 | Inoue | Mar 2008 | A1 |
Number | Date | Country |
---|---|---|
1885435 | Dec 2006 | CN |
103457440 | Dec 2013 | CN |
106919217 | Jul 2017 | CN |
106941010 | Jul 2017 | CN |
112349333 | Feb 2021 | CN |
Entry |
---|
First Office action issued in corresponding Chinese Application No. 202011336570.X, mailed on Jun. 22, 2021, 6 pages. |
International Search Report issued in corresponding International Application No. PCT/CN2021/126779, mailed on Jan. 27, 2022, 4 pages. |
Written Opinion issued in corresponding International Application No. PCT/CN2021/126779, mailed on Jan. 27, 2022, 5 pages. |
Number | Date | Country | |
---|---|---|---|
20230139130 A1 | May 2023 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2021/126779 | Oct 2021 | WO |
Child | 18090431 | US |