Claims
- 1. A Complementary Metal Oxide Semiconductor (CMOS) transistor device comprising:a substrate of a first conductivity; an epitaxial silicon layer of second conductivity type formed over the substrate; a single level buried layer formed from first and second electrically isolated buried layers lateral and adjacent to each other and formed within the epitaxial silicon layer and both having a second conductivity opposite from the first conductivity, wherein the first buried layer is connected to a circuit and ground and the second buried layer is connected to a positive supply voltage; a first well region of first conductivity formed above the first buried layer and extending across a portion of the first buried layer; a second well region of second conductivity formed above the second buried layer and extending across the second layer; a third well region of second conductivity spaced laterally between the first and second well regions, wherein first and third well regions extend across the first buried layer; a PMOS transistor formed above the second well region and connected to the positive supply voltage; and an NMOS transistor formed above the first well region and spaced laterally from the PMOS transistor and separated by the third well region and forming a parasitic base and collector wherein the first well region biases the parasitic base and collector at the same potential such that current multiplication will not occur to decrease the gain of the parasitic bipolar transistor formed by the MOSFET source/drain regions, the MOSFET body as a well region, and the buried layer, and overcome a single event upset.
- 2. A device according to claim 1, wherein said first conductivity comprises a P-conductivity and said second conductivity comprises an N-conductivity.
- 3. A device according to claim 1, wherein said first conductivity comprises an N-conductivity and said second conductivity comprises a P-conductivity.
- 4. A device according to claim 1, and further comprising a body contact engaging said third well region off second conductivity.
- 5. A device according to claim 1, and further comprising a local oxidation of silicon that aids in separating the PMOS transistor from the NMOS transistor.
- 6. A device according to claim 1, and further comprising lightly doped drain structures formed within the respective NMOS and PMOS transistors.
- 7. A device according to claim 1, and further comprising a gate formed of a polysilicon layer, a spacer isolation, and gate oxide.
- 8. A device according to claim 1, and further comprising a suicide layer for shorting a source to body in the NMOS or PMOS transistors.
- 9. A Complementary Metal Oxide Semiconductor (CMOS) transistor device comprising:a p-conductivity substrate; an N-conductivity epitaxial silicon layer formed over the substrate; a single level buried layer formed from first and second electrically isolated N-conductivity buried layers lateral and adjacent to each other and formed within the epitaxial silicon layer, wherein the first buried layer is connected to a circuit and ground and the second buried layer is connected to a positive supply voltage; a first well region of P-conductivity formed above the first buried layer and extending across a portion of the first buried layer; a second well region of N-conductivity formed above the second buried layer and extending across the second buried layer; a third well region of N-conductivity spaced laterally between the first and second well regions wherein first and third well regions extend across the first buried layer; a PMOS transistor formed above the second well region and connected to the positive supply voltage; and an NMOS transistor formed above the first well region and spaced laterally from the PMOS transistor and separated by the third well region and forming a parasitic base and collector wherein the first well region biases the parasitic base and collector at the same potential such that current multiplication will not occur to decrease the gain of the parasitic bipolar transistor formed by the MOSFET source/drain regions, the MOSFET body as a well region, and the buried layer, and overcome a single event upset.
- 10. A device according to claim 9, and further comprising a body contact engaging said third well region.
- 11. A device according to claim 9, and further comprising a local oxidation of silicon that aids in separating the PMOS transistor from the NMOS transistor.
- 12. A device according to claim 9, and further comprising lightly doped drain structures formed within the respective NMOS and PMOS transistors.
- 13. A device according to claim 9, and further comprising a gate formed of a polysilicon layer, a spacer isolation, and gate oxide.
- 14. A device according to claim 9, and further comprising a suicide layer for shorting a source to body in the NMOS or PMOS transistors.
RELATED APPLICATION
This application is based upon prior filed provisional application Serial No. 60/223,847 filed Aug. 8, 2000.
US Referenced Citations (28)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/223847 |
Aug 2000 |
US |