Claims
- 1. A complementary MOSFET logic circuit for use with a TTL (Transistor-Transistor Logic) circuit, comprising:
- a signal input terminal means for receiving output signals from said TTL circuit;
- a signal output terminal for supplying output signals to an external circuit;
- a complementary MOSFET circuit means which comprises at least one P-channel MOSFET, at least one N-channel MOSFET, an input terminal coupled to said signal input terminal means, and an output terminal, said complementary MOSFET circuit means having an input voltage characteristic determined by the ratio of the channel width of said P-channel MOSFET to that of said N-channel MOSFET, and which input voltage characteristic matches the output voltage characteristic of said TTL circuit;
- a bipolar transistor circuit including a bipolar transistor whose collector-emitter path is connected between a first power source and said signal output terminal and whose base is connected to the output terminal of said complementary MOSFET circuit means;
- a first MOSFET circuit comprising at least one N-channel MOSFET whose source-drain path is connected between a second power source and said signal output terinal and whose gate is connected to said signal input terminal means; and
- a second MOSFET circuit comprising at least one P-channel MOSFET whose source-drain path is connected between said first power source and the output terminal of said complementary MOSFET circuit means and whose gate is connected to said signal input terminal means, and whose threshold voltage is different from that of said P-channel MOSFET of said complementary MOSFET circuit means.
- 2. A complementary MOSFET logic circuit according to claim 1, wherein said complementary MOSFET circuit means is an inverter.
- 3. A complementary MOSFET logic circuit according to claim 2, wherein said first MOSFET circuit consists of only one N-channel MOSFET whose source-drain path is connected between said second power source and said signal output terminal and whose gate is connected to said signal input terminal means.
- 4. A complementary MOSFET logic circuit according to claim 2, wherein said second MOSFET circuit consists of only one P-channel MOSFET whose source-drain path is connected between said first power source and the output terminal of said complementary MOSFET circuit means and whose gate is connected to said signal input terminal means.
- 5. A complementary MOSFET logic circuit according to claim 1, wherein said complementary MOSFET circuit means is a NOR circuit and said signal input terminal means includes at least first and second input terminals.
- 6. A complementary MOSFET logic circuit according to claim 5, wherein said first MOSFET circuit comprises at least two N-channel MOSFETs whose source-drain paths are connected in parallel between said second power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
- 7. A complementary MOSFET logic circuit according to claim 5, wherein said second MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in series between said first power source and the output terminal of said complementary MOSFET circuit means and whose gates are connected to said first and second signal input terminals, respectively.
- 8. A complementary MOSFET logic circuit according to claim 1, wherein said complementary MOSFET circuit means is a NAND circuit and said signal input terminal means includes at least first and second input terminals.
- 9. A complementary MOSFET logic circuit according to claim 8, wherein said first MOSFET circuit comprises at least two N-channel MOSFETs whose source-drain paths are connected in series between said second power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
- 10. A complementary MOSFET logic circuit according to claim 8, wherein said second MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in parallel between said first power source and the output terminal of said complementary MOSFET circuit means and whose gates are connected to said first and second signal input terminals, respectively.
- 11. A complementary MOSFET logic circuit according to claim 1, wherein said bipolar transistor circuit comprises one bipolar transistor.
- 12. A complementary MOSFET logic circuit according to claim 1, wherein said bipolar transistor circuit comprises a Darlington pair of transistors.
- 13. A complementary MOSFET logic circuit for use with a TTL (Transistor-Transistor Logic) circuit, comprising:
- a signal input terminal means for receiving output signals from said TTL circuit;
- a signal output terminal for supplying output signals to an external circuit;
- a complementary MOSFET circuit means which comprises at least one P-channel MOSFET, at least one N-channel MOSFET, an input terminal coupled to said signal input terminal means, and an output terminal, said complementary MOSFET circuit means having an input voltage characteristic determined by the ratio of the channel width of said P-channel MOSFET to that of said N-channel MOSFET, and which input voltage characteristic matches the output voltage characteristic of said TTL circuit;
- a bipolar transistor circuit whose collector-emitter path is connected between a first power source and said signal output terminal and whose base is connected to the output terminal of said complementary MOSFET circuit means;
- a first MOSFET circuit comprising at least one N-channel MOSFET whose source-drain path is connected between a second power source and said signal output terminal and whose gate is connected to said signal input terminal means;
- a second MOSFET circuit comprising at least one P-channel MOSFET whose source-drain path is connected between said first power source and the output terminal of said complementary MOSFET circuit means, whose gate is connected to said signal input terminal means, and whose threshold voltage is different from that of said P-channel MOSFET of said complementary MOSFET circuit means; and
- a third MOSFET circuit comprising at least one P-channel MOSFET whose source-drain path is connected between said first power source and said signal output terminal and whose gate is connected to said signal input terminal means.
- 14. A complementary MOSFET logic circuit according to claim 13, wherein said complementary MOSFET circuit means is an inverter.
- 15. A complementary MOSFET logic circuit according to claim 14, wherein said first MOSFET circuit consists of only one N-channel MOSFET whose source-drain path is connected between said second power source and said signal output terminal, and whose gate is connected to said signal input terminal means.
- 16. A complementary MOSFET logic circuit according to claim 14, wherein said second MOSFET circuit consists of only one P-channel MOSFET whose source-drain path is connected between said first power source and the output terminal of said complementary MOSFET circuit means, and whose gate is connected to said signal input terminal means.
- 17. A complementary MOSFET logic circuit according to claim 14, wherein said third MOSFET circuit consists of only one P-channel MOSFET whose source-drain path is connected between said first power source and said signal output terminal and whose gate is connected to said signal input terminal means.
- 18. A complementary MOSFET logic circuit according to claim 13, wherein said complementary MOSFET circuit means is a NOR circuit and said signal input terminal means includes at least first and second input terminals.
- 19. A complementary MOSFET logic circuit according to claim 18, wherein said first MOSFET circuit comprises at least two N-channel MOSFETs whose source-drain paths are connected in parallel between said second power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
- 20. A complementary MOSFET logic circuit according to claim 18, wherein said second MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in series between said first power source and the output terminal of said complementary MOSFET circuit means and whose gates are connected to said first and second signal input terminals, respectively.
- 21. A complementary MOSFET logic circuit according to claim 18, wherein said third MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in series between said first power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
- 22. A complementary MOSFET logic circuit according to claim 13, wherein said complementary MOSFET circuit means is a NAND circuit and said signal input terminal means includes at least first and second input terminals.
- 23. A complementary MOSFET logic circuit according to claim 22, wherein said first MOSFET circuit comprises at least two N-channel MOSFETs whose source-drain paths are connected in series between said second power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
- 24. A complementary MOSFET logic circuit according to claim 22, wherein said second MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in parallel between said first power source and the output terminal of said complementary MOSFET circuit means and whose gates are connected to said first and second signal input terminals, respectively.
- 25. A complementary MOSFET logic circuit according to claim 22, wherein said third MOSFET circuit comprises at least two P-channel MOSFETs whose source-drain paths are connected in parallel between said first power source and said signal output terminal and whose gates are connected to said first and second signal input terminals, respectively.
Priority Claims (3)
Number |
Date |
Country |
Kind |
56-26376 |
Feb 1981 |
JPX |
|
56-97712 |
Jun 1981 |
JPX |
|
56-178162 |
Nov 1981 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 351,252, filed Feb. 22, 1982.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2373921 |
Jul 1978 |
FRX |
0058323 |
May 1979 |
JPX |
0141827 |
Nov 1980 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"CMOS: Higher Speeds, More Drive and Analog Capability Expand Its Horizons", Bingham, 2328 Electronic Design, vol. 26, No. 23, (Nov. 1978), pp. 74-82. |
Zusammenschaltung von Digitalen CMOS-Schaltkreisen Mit Anderen Logik-Familien, Turinsky, Radio Fernsehen Elektronic, 26, (1977), H.3, pp. 76-78. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
351252 |
Feb 1982 |
|