Claims
- 1. A method of reducing the disabled capacitance of a complementary multiplexer so as to increase the number of channels being multiplexed for a predetermined level of capacitance, the method comprising the steps of:
- (a) providing an integrated circuit having:
- a plurality of switched buffers where each of the switched buffers includes one input terminal and complementary high and low output terminals,
- a first unidirectional current device, and
- a second unidirectional current device;
- (b) operatively connecting the high output terminals of each of the plurality of switched buffers to the anode of the first unidirectional current device within the integrated circuit;
- (c) operatively connecting the low output terminals of each of the plurality of switched buffers to the cathode of the second unidirectional current device within the integrated circuit; and
- (d) operatively connecting the cathode of the first unidirectional current device to the anode of the second unidirectional current device within the integrated circuit to thereby provide an output terminal for the multiplexer.
- 2. A method of reducing the disabled capacitance of a complementary M.times.1 multiplexer so as to increase the number of channels being multiplexed over the number of channels in an N.times.1 multiplexer where M>N and the dividend of M by N is an integer, without any substantial increase in the level of capacitance in the M.times.1 multiplexer above the level of capacitance of the N.times.1 multiplexer, the method comprising the steps of:
- (a) providing an integrated circuit having:
- M switched buffers where each of the M switched buffers includes one input terminal and complementary high and low output terminals,
- a first unidirectional current device, and
- a second unidirectional current device;
- (b) operatively connecting the high output terminals of each of the M switched buffers to the anode of the first unidirectional current device within the integrated circuit;
- (c) operatively connecting the low output terminals of each of the M switched buffers to the cathode of the second unidirectional current device within the integrated circuit; and
- (d) operatively connecting the cathode of the first unidirectional current device to the anode of the second unidirectional current device within the integrated circuit to thereby provide an output terminal for the M.times.1 multiplexer.
Parent Case Info
This is a continuation of application Ser. No. 08/777,101, filed Dec. 30, 1996 now U.S. Pat. No. 5,923,207.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
777101 |
Dec 1996 |
|