Claims
- 1. A method of forming a complementary circuit on a substrate comprising the steps of:
isolating a plurality of devices on said substrate; implanting each of the plurality of devices with dopants to create n-channel devices and p-channel devices; forming source and drain contacts on each of the plurality of devices; and interconnecting the source and drain contacts to create the complementary circuit; wherein the implanting step comprises implanting the dopants to achieve a doping concentration that allows complementary n- and p-channel SJT behavior with devices of substantially equal gate length and gate width.
- 2. The method of claim 1 wherein the implanting step further comprises selecting dopant doses, ion energy and subsequent diffusion to achieve complementary Schottky Junction Transistor (SJT) behavior.
- 3. The method of claim 2 wherein each of said devices comprise a semi-conducting channel between said source terminal and said drain terminal, wherein said semi-conducting channel comprises a depletion region responsive to a Schottky gate formed on the semi-conducting channel.
- 4. The method of claim 3 wherein each of said Schottky gates is configured to receive an input current and to adjust the size of said depletion region in response to said input current, wherein the current flowing between said source terminal and said drain terminal is thereby adjusted as a function of said input current.
- 5. The method of claim 4 wherein the implanting step further comprises selecting dopant doses, ion energy and subsequent diffusion such that both drain and gate currents in each of the plurality of devices vary exponentially with gate voltage to achieve SJT mode of operation.
- 6. A method of operating a complementary circuit having at least a p-channel device and an n-channel device, wherein each device comprises a source terminal, a gate terminal and a drain terminal formed on a semi-conducting channel, wherein said semi-conducting channel comprises a depletion region between said source terminal and said drain terminal, wherein the method comprises the steps of:
providing a bias voltage to at least one gate terminal such that at least one depletion region allows current to flow in the semi-conducting channel, wherein the bias voltage is less than a threshold voltage for the device such that the device operates in a sub-threshold mode; and controlling a gate current flowing into the channel from the at least one gate terminal to adjust the at least one depletion region and to thereby produce the output current at the drain terminal as a function of the gate current, wherein the input current and the output current both vary substantially exponentially with a gate-source voltage in the sub-threshold mode, and wherein the drain current varies substantially linearly with the gate current through a substantially constant current gain that is given by a ratio of the drain current to the gate current.
- 7. A complementary circuit comprising:
at least one n-channel device having source, gate and drain electrodes formed on an n-type semi-conducting channel, and at least one p-channel device having source, gate and drain electrodes formed on a p-type semi-conducting channel; wherein the at least one n-channel device and the at least one p-channel device are configured such that both source and drain currents vary exponentially with a gate-source bias voltage when operated in a sub-threshold mode and such that the drain current varies substantially linearly with the gate current through a substantially constant current gain that is given by a ratio of the drain current to the gate current, and wherein the electrodes of the at least one n-channel device and the at least one p-channel device are interconnected to form the complementary circuit.
- 8. The circuit of claim 7 wherein the at least one n-channel device and the at least one p-channel device both comprise doping concentrations, and wherein the relative doping concentrations of the p-channel device and the n-channel device are designed such that the gate areas of the n- and p-channel devices are substantially equal.
- 9. The circuit of claim 8 wherein the n-channel device comprises phosphorous dopants formed by a phosphorous ion implantion with a dose on the order of 3.5×1011 cm−2 at an energy of 25 keV.
- 10. The circuit of claim 9 wherein the p-channel device comprises boron dopants formed by a boron ion implantion with a dose on the order of 2.75×1011 cm−2 at an energy of 10 keV.
PRIORITY
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/018,439 filed Nov. 30, 2001, which is the National Stage of International Application PCT/US00/15066 filed on May 31, 2000, which claims priority of U.S. Provisional Patent Application Ser. No. 60/137,077 filed on Jun. 2, 1999. This application also claims priority of U.S. Provisional Application Ser. No. 60/364,528 entitled “Complementary N- and P-Channel Schottky Junction Transistors for Micro-Power Integrated Circuits” filed in the United States Patent and Trademark Office on Mar. 15, 2002.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60137077 |
Jun 1999 |
US |
|
60364528 |
Mar 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10018439 |
Nov 2001 |
US |
Child |
10391402 |
Mar 2003 |
US |