Claims
- 1. A monolithic complementary semiconductor device comprising
- a semiconductor substrate region of a first conductivity type, the substrate region having .Iadd.a .Iaddend.surface;
- semiconductor embedded regions of high impurity concentration disposed .[.ion.]. .Iadd.on .Iaddend.and directly in contact with the surface of said substrate region and comprising at least a first embedded region of said first conductivity type and a second embedded region having a second conductivity type which is opposite to said first conductivity type, the first and second embedded regions having a spacing therebetween;
- semiconductor well regions, of low impurity concentration compared to said embedded regions, disposed on said embedded regions, the semiconductor well regions extending to and forming a main surface, and comprising at least a first well region of the first conductivity type disposed on said first embedded region and a second well region of the second conductivity type disposed on said second embedded region, whereby the same spacing as between the first and second embedded regions is provided between the first and second well regions; and
- an insulating member extending from said main surface into said substrate region and filling the space between (1) said first well and embedded regions and (2) said second well and embedded regions nearest thereto, said insulating member surrounding said second well and embedded regions, and not surrounding said first well and embedded regions, whereby the first well and embedded regions are separated from the second well and embedded regions by said insulating member.
- 2. A monolithic complementary semiconductor device according to claim 1, further comprising;
- a first doped region of said second conductivity type disposed in said first well region adjacent to said main surface; and
- a second doped region of said first conductivity type disposed in said second well region adjacent to said main surface.
- 3. A monolithic complementary semiconductor device according to claim 2, further comprising:
- a third doped region of said second conductivity type disposed in said first well region adjacent to said main surface and separated from said first doped region by a predetermined distance;
- first gate means for establishing an electric field and controlling a current path between said first and third doped regions;
- a fourth doped region of said first conductivity type disposed in said second well region adjacent to said main surface and separated from said second doped region by a predetermined distance; and
- a second gate means for establishing an electric field and controlling a current path between said second and fourth doped regions.
- 4. A monolithic complementary semiconductor device according to claim 1, wherein said semiconductor is silicon and said insulating member includes a body of polycrystalline silicon and a layer of insulating material surrounding the body of polycrystalline silicon.
- 5. A monolithic complementary semiconductor device according to claim 4, wherein said insulating material includes silicon oxide.
- 6. A monolithic complementary semiconductor device .Iadd.according to claim 1, further comprising:
- a semiconductor isolation region of said first conductivity type having a higher impurity concentration than that of said substrate region disposed in said substrate region under said insulating member and surrounding said second embedded region. .Iaddend.
- 7. A monolithic complementary semiconductor device according to claim 1, wherein said embedded regions further .[.comprises.]. .Iadd.comprise .Iaddend.a third embedded region of said second conductivity type, said well regions further .[.comprises.]. .Iadd.comprise .Iaddend.a third well region of said second conductivity type, .Iadd.the third well region being disposed on the third embedded region, .Iaddend.the device further comprising:
- a base region of said first conductivity type formed in said third well region adjacent to said main surface;
- an emitter region of said second conductivity type formed in said base region adjacent to said main surface; and
- a collector contact region of said second conductivity type formed in said third well region adjacent to said main surface.
- 8. A monolithic complementary semiconductor device according to claim 7, further comprising:
- a semiconductor isolation region of said first conductivity type, having a higher impurity concentration than that of said substrate region, disposed in said substrate region under said insulating member and surrounding said third embedded region.
- 9. A monolithic complementary semiconductor device according to claim 8, further comprising:
- a first and a third doped region of said second conductivity type disposed in said first well region adjacent to said main surface with a predetermined distance therebetween;
- first gate means for establishing an electric field and controlling a current path between said first and third doped regions;
- a second and fourth doped regions of said first conductivity type disposed in said second well region adjacent to said main surface with a predetermined distance therebetween; and
- second gate means for establishing an electric field and controlling a current path between said second and fourth doped regions.
- 10. A monolithic complementary semiconductor device according to claim 9, further comprising:
- a channel stop region of said first conductivity type formed in said first well region, surrounding said first and third doped regions and disposed adjacent to said insulating member.
- 11. A monolithic complementary semiconductor device according to claim 8, wherein said semiconductor isolation region is separated from said embedded regions.
- 12. A monolithic complementary semiconductor structure according to claim 19, further comprising:
- a semiconductor buffer region of said first conductivity type, having a higher impurity concentration than that of said substrate region, disposed in said substrate region under said insulating member, and surrounding and separated from said second embedded region.
- 13. A bipolar and complementary MOS integrated circuit device comprising:
- a semiconductor chip of a first conductivity type having a high resistivity, said chip having a surface;
- a bipolar junction transistor (BJT) well formed in said semiconductor chip, extending from said surface of the chip, and including a vertical BJT which has a heavily doped sub-collector region of a second conductivity type, embedded at the bottom of said BJT well;
- complementary MOS field effect transistor (CMOS .[.FET.]. .Iadd.FET) .Iaddend.wells formed in said semiconductor chip, extending from said surface of the chip, and including a first well of the first conductivity type which includes a MOS transistor of the second conductivity type and has a first heavily doped embedded region of the first conductivity type buried at the bottom of said first well, and a second well of the second conductivity type .Iadd.which includes a MOS transistor of the first conductivity type .Iaddend.and has a second heavily doped embedded region of the second conductivity type buried at the bottom of .[.sad.]. .Iadd.said .Iaddend.second well;
- dielectric isolation member disposed in said semiconductor chip, vertically extending from the surface of said chip to a depth deeper than said first and second heavily doped embedded regions, and separating said BJT and CMOS FET wells from one another, said dielectric .[.insolation.]. .Iadd.isolation .Iaddend.member surrounding said BJT well and said second well of said second conductivity type but does not surround said first well of the first conductivity type; and
- semiconductor isolation region of said .[.firs.]. .Iadd.first .Iaddend.conductivity type having a higher impurity concentration than that of the semiconductor chip, disposed under said dielectric isolation member in said semiconductor chip, and surrounding and separated from said sub-collector region.
- 14. A monolithic complementary semiconductor device according to claim 1, further comprising field effect transistors of opposite conductivity type provided respectively in surface portions of the first and second well regions.
- 15. A monolithic complementary semiconductor device according to claim 1, wherein the first and second embedded regions are disposed at a substantially equal level beneath the main surface.
- 16. A monolithic complementary semiconductor device according to claim 1, wherein said insulating member includes a thick oxide film at said .[.gain.]. .Iadd.main .Iaddend.surface.
- 17. A monolithic complementary semiconductor device according to claim 1, wherein said insulating member has side walls extending vertically from said main surface.
- 18. A monolithic complementary semiconductor device according to claim 1, wherein said insulating member is a dielectric isolation member including insulating material interposed between (1) the first well and embedded regions and (2) the second well and embedded regions, in said spacing therebetween.
- 19. A monolithic complementary semiconductor structure comprising:
- a semiconductor substrate region of a first conductivity type, the substrate region having a surface;
- semiconductor wells disposed contiguously on said substrate region, with at least one semiconductor well of a first conductivity type and at least one semiconductor well of a second conductivity type which is opposite to said first conductivity type, the semiconductor wells of the first and second conductivity types being spaced from each other;
- the semiconductor wells of the first conductivity type each comprising a first embedded region of high impurity concentration of said first conductivity type disposed contiguously on the substrate region and a semiconductor active region of low impurity concentration compared to said first embedded region disposed on said first embedded region;
- the semiconductor wells of the second conductivity type each comprising a second embedded region of high impurity concentration of said second conductivity type disposed contiguously on the substrate region and a semiconductor active region of low impurity concentration compared to said second embedded region disposed on said second embedded region;
- the semiconductor active regions of the semiconductor wells forming a main surface of the structure; and
- an insulating member extending from said main surface into said substrate region and filling the space between the semiconductor wells of the first and second conductivity types, so as to separate the semiconductor wells of the first and second conductivity types .[.form.]. .Iadd.from .Iaddend.each other, said insulating member surrounding said at least one semiconductor well of the second conductivity type and not surrounding said at least one semiconductor well of the first conductivity type.
- 20. A monolithic complementary semiconductor structure according to claim 19, wherein said insulating member is a dielectric isolation member including .[.insulting.]. .Iadd.insulating .Iaddend.material interposed between the semiconductor wells of the first and second conductivity types in the space therebetween.
- 21. A bipolar and complementary MOS integrated circuit device according to claim 13, wherein said heavily doped sub-collector region of a second conductivity type embedded at the bottom of said BJT well, and the first and second heavily doped embedded regions respectively buried at the bottom of the first and second wells, are in direct contact with semiconductor material of the semiconductor chip of first conductivity type. .Iadd.
- 22. A bipolar and complementary MOS integrated circuit device comprising:
- a semiconductor chip of a first conductivity type having a high resistivity, said chip having a surface;
- a bipolar junction transistor (BJT) well formed in said semiconductor chip, extending from said surface of the chip, and including a vertical BJT which has a heavily doped sub-collector region of a second conductivity type, embedded at the bottom of said BJT well;
- complementary MOS field effect transistor (CMOS FET) wells formed in said semiconductor chip, extending from said surface of the chip, and including a first well of the first conductivity type which includes a MOS transistor of the second conductivity type and has a first heavily doped embedded region of the first conductivity type buried at the bottom of said first well, and a second well of the second conductivity type which includes a MOS transistor of the first conductivity type and has a second heavily doped embedded region of the second conductivity type buried at the bottom of said second well;
- dielectric isolation member disposed in said semiconductor chip, vertically extending from the surface of said chip to a depth deeper than said first and second heavily doped embedded regions, said dielectric isolation member surrounding said BJT well; and
- semiconductor isolation region of said first conductivity type having a higher impurity concentration than that of the semiconductor chip, disposed under said dielectric isolation member in said semiconductor chip, and surrounding and separated from said sub-collector region. .Iaddend. .Iadd.23. A bipolar and complementary MOS integrated circuit device according to claim 22, wherein said dielectric isolation member, surrounding said BJT well, does not surround the CMOS FET wells. .Iaddend. .Iadd.24. A bipolar and complementary MOS integrated circuit device according to claim 22, wherein said dielectric isolation member, surrounding said BJT well, does not surround said first well of said first conductivity type. .Iaddend. .Iadd.25. A bipolar and complementary MOS integrated circuit device according to claim 22, wherein said second well of the second conductivity type is also surrounded by said dielectric isolation member. .Iaddend. .Iadd.26. A bipolar and complementary MOS integrated circuit device according to claim 25, wherein said dielectric isolation member, surrounding said BJT well, does not surround said first well of said first conductivity type. .Iaddend. .Iadd.27. A bipolar and complementary MOS integrated circuit device according to claim 22, wherein said dielectric isolation member, surrounding said BJT well, separated the BJT well and the second well of the second conductivity type from the first well of the first conductivity type. .Iaddend. .Iadd.28. A bipolar and complementary MOS integrated circuit device comprising:
- a semiconductor chip of a first conductivity type having a high resistivity, said chip having a surface;
- a bipolar junction transistors (BJT) well formed in said semiconductor chip, extending from said surface of the chip, and including a vertical BJT which has a heavily doped sub-collector region of a second conductivity type, embedded at the bottom of said BJT well;
- complementary MOS field effect transistor (CMOS FET) wells formed in said semiconductor chip, extending from said surface of the chip, and including a first well of the first conductivity type which includes a MOS transistor of the second conductivity type and has a first heavily doped embedded region of the first conductivity type buried at the bottom of said first well, and a second well of the second conductivity type which includes a MOS transistor of the first conductivity type and has a second heavily doped embedded region of the second conductivity type buried at the bottom of said second well;
- dielectric isolation member disposed in said semiconductor chip, vertically extending from the surface of said chip to a depth deeper than said first and second heavily doped embedded regions, and separating said BJT and CMOS FET wells from one another, said dielectric isolation member surrounding said BJT well but does not surround said CMOS FET wells; and
- semiconductor isolation region of said first conductivity type having a higher impurity concentration than that of the semiconductor chip, disposed under said dielectric isolation member in said semiconductor chip, and surrounding and separated from said sub-collector region. .Iaddend. .Iadd.29. A monolithic complementary semiconductor structure comprising:
- a semiconductor substrate region of a first conductivity type, the substrate region having a surface;
- semiconductor wells disposed contiguously on said substrate region, with at least one semiconductor well of a first conductivity type and at least one semiconductor well of a second conductivity type which is opposite to said first conductivity type, the semiconductor wells of the first and second conductivity types being spaced from each other;
- the semiconductor wells of the first conductivity type each comprising a first embedded region of high impurity concentration of said first conductivity type disposed contiguously on the substrate region and a semiconductor active region of low impurity concentration compared to said first embedded region disposed on said first embedded region;
- the semiconductor wells of the second conductivity type each comprising a second embedded region of high impurity concentration of said second conductivity type disposed contiguously on the substrate region and a semiconductor active region of low impurity concentration compared to said second embedded region disposed on said second embedded region;
- the semiconductor active regions of the semiconductor wells forming a main surface of the structure; and
- an insulating member extending from said main surface into said substrate region, said insulating member surrounding said at least one semiconductor well of the second conductivity type and not surrounding said at least one semiconductor well of the first conductivity type. .Iaddend. .Iadd.30. A monolithic complementary semiconductor structure according to claim 29, wherein said insulating member separates the semiconductor wells of the first and second conductivity types from each other. .Iaddend. .Iadd.31. A monolithic complementary semiconductor structure according to claim 29, wherein said insulating member extends from said main surface into said substrate region in the space between the semiconductor wells of the first and second conductivity types. .Iaddend.
Priority Claims (2)
Number |
Date |
Country |
Kind |
59-216251 |
Oct 1984 |
JPX |
|
59-249339 |
Nov 1984 |
JPX |
|
Parent Case Info
This application is a continuation application of application Ser. No. 788,563 filed Oct. 17, 1985 now abandoned.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
788563 |
Oct 1985 |
|
Reissues (1)
|
Number |
Date |
Country |
Parent |
085260 |
Aug 1987 |
|