Jacobus et al., "Complementary Transistors", I.B.M. Tech. Discl. Bull., vol. 14, No. 4, Sept. 1971, p. 1045. |
Davis et al., "Design of an Integrated Circuit . . .", IEEE J. Solid-State Circuits, vol. SC-14, (2/79), pp. 109-120. |
Abbas et al., "Complementary Bipolar Transistor Process Using Seven Masking Steps", IBM Technical Disclosure Bulletin, vol. 16, (10/73), pp. 1630-1631. |
Doo, V. Y., "Nine Mask Complementary Bipolar Process", IBM Technical Disclosure Bulletin, vol. 22, (10/79), pp. 1874-1878. |
Akasaka et al., "Application of Diffusion from Implanted Polycrystalline Silicon to Bipolar Transistors", Jap. J. of Appl. Phys., vol. 15, (1976), pp. 49-54. |
Chang et al., "Complementary Bipolar Device Structure", IBM Technical Disclosure Bulletin, vol. 17, (6/74), pp. 21-22. |
Tsukamoto et al., "Arsenic Implantation Into Polycrystalline Silicon and Diffusion to Silicon Substrate", J. Appl. Phys., vol. 48, No. 5, (5/77), pp. 1815-1821. |
Graul et al., "High Performance Transistors with Arsenic-Implanted Polysil Emitters, IEEE J. Solid-State Circuits, vol. SC-11, No. 4, (8/76), pp. 491-495. |