Claims
- 1. A NAND gate circuit comprising:
- a plurality of input terminals;
- an output terminal;
- a first bipolar transistor having its emitter-collector current path coupled between a first supply voltage terminal and said output terminal;
- a second bipolar transistor having its emitter-collector current path coupled between said output terminal and a second supply voltage terminal;
- a first plurality of MOS transistors, each having its drain-source current path coupled in parallel between said first supply voltage terminal and a base of said first bipolar transistor, each of said first plurality of MOS transistors having a control electrode coupled to one of said plurality of input terminals;
- a second plurality of MOS transistors, each having its drain-source current path coupled in series between said output terminal and a base of said second bipolar transistor, each of said second plurality of MOS transistors having a control electrode coupled to one of said plurality of input terminals; and
- a first MOS transistor having its drain-source current path coupled between said base of said second bipolar transistor and said second supply voltage terminal, and having a control electrode coupled to said output terminal.
- 2. A NOR gate circuit comprising:
- a plurality of input terminals;
- an output terminal;
- a first bipolar transistor having its emitter-collector current path coupled between a first supply voltage terminal and said output terminal;
- a second bipolar transistor having its emitter-collector current path coupled between said output terminal and a second supply voltage terminal;
- a first plurality of MOS transistors, each having its drain-source current path coupled in series between said first supply voltage terminal and a base of said first bipolar transistor, each of said first plurality of MOS transistors having a control electrode coupled to one of said plurality of input terminals;
- a second plurality of MOS transistors, each having its drain-source current path coupled in parallel between said output terminal and a base of said second bipolar transistor, each of said second plurality of MOS transistors having a control electrode coupled to one of said plurality of input terminals; and
- a first MOS transistor having its drain-source current path coupled between said base of said second bipolar transistor and said second supply voltage terminal, and having a control electrode coupled to said output terminal.
- 3. An inverter circuit comprising:
- an input terminal;
- an output terminal;
- a first bipolar transistor having its emitter-collector current path coupled between a first supply voltage terminal and said output terminal;
- a second bipolar transistor having its emitter-collector current path coupled between said output terminal and a second supply voltage terminal;
- a first MOS transistor having its drain-source current path coupled between said first supply voltage terminal and a base of said first bipolar transistor, said first MOS transistor having a control electrode coupled to said input terminal;
- a second MOS transistor having its drain-source current path coupled between said output terminal and a base of said second bipolar transistor, said second transistor having a control electrode coupled to said input terminal; and
- a MOS transistor having its drain-source current path coupled between said base of said second bipolar transistor and said second supply voltage terminal, and having a control electrode coupled to said output terminal.
- 4. A gate circuit comprising:
- at least one input terminal;
- an output terminal;
- a first bipolar transistor having its emitter-collector current path coupled between a first supply voltage terminal and said output terminal;
- a second bipolar transistor having its emitter-collector current path coupled between said output terminal and a second supply voltage terminal;
- at least one first MOS transistor having its drain-source current path coupled between said first supply voltage terminal and a base of said first bipolar transistor, said first MOS transistor having a control electrode coupled to said input terminal;
- at least one second MOS transistor having its drain-source current path coupled between said output terminal and a base of said second bipolar transistor, said second MOS transistor having a control electrode coupled to said input terminal; and
- a MOS transistor having its drain-source current path coupled between said base of said second bipolar transistor and said second supply voltage terminal, and having a control electrode coupled to said output terminal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-134433 |
Jul 1983 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 633,476, filed July 23, 1984, now U.S. Pat. No. 4,661,723.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4616146 |
Lee et al. |
Oct 1986 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0099100 |
Jan 1984 |
EPX |
0145004 |
Jun 1985 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
633476 |
Jul 1984 |
|