Claims
- 1. A dynamic composite load for an amplifier circuit comprising:
- at least first and second load transistors connected in parallel; and
- a resistor, connected in parallel with said first and second load transistors, for shunting said first and second load transistors when, in response to a control current, said first load transistor is off or operating in the border region and said second load transistor is off;
- said first load transistor shunting said resistor and said second load transistor when said first load transistor, in response to said control current, is operating in the triode region;
- said second load transistor turning on, in response to said control current, after said first load transistor has entered said triode region, said second load transistor shunting said resistor and said first load transistor as said control current increases.
- 2. The composite load of claim 1 in which the impedance of said resistor is less than the impedance of said first load transistor operating outside the triode region.
- 3. The composite load of claim 2 in which said first load transistor and said second load transistor have a common gate voltage.
- 4. The composite load of claim 3 in which said first load transistor and said second load transistor have different threshold voltages.
- 5. The composite load of claim 2 in which said first load transistor has a first gate voltage and said second load transistor has a second gate voltage, said first gate voltage differing from said second gate voltage by a constant offset voltage.
- 6. The composite load of claim 1 in which said second load transistor is substantially wider than said first load transistor.
- 7. The composite load of claim 1 in which said second load transistor is ten times wider than said first load transistor.
- 8. A current controlled delay circuit comprising:
- an amplifier;
- a current source for supplying a control current to said amplifier; and
- at least one composite load responsive to said control current, for loading said amplifier, each said composite load including at least first and second load transistors connected in parallel and a resistor, connected in parallel with said first and second load transistors, for shunting said first and second load transistors when, in response to said control current, said first load transistor is off or operating in the border region and said second load transistor is off;
- said first load transistor shunting said resistor and said second load transistor when said first load transistor, in response to said control current, is operating in the triode region;
- said second load transistor turning on, in response to said control current, after said first load transistor has entered its triode region, said second load transistor shunting said resistor and said first load transistor as said control current increases.
- 9. The current controlled delay circuit of claim 8 in which the impedance of said resistor is less than the impedance of said first load transistor operating outside the triode region.
- 10. The current controlled delay circuit of claim 9 in which said first load transistor and said second load transistor have a common gate voltage.
- 11. The current controlled delay circuit of claim 10 in which said first load transistor and said second load transistor have different threshold voltages.
- 12. The current controlled delay circuit of claim 9 in which said first load transistor has a first gate voltage and said second load transistor has a second gate voltage, said first gate voltage differing from said second gate voltage by a constant offset voltage.
- 13. The current controlled delay circuit of claim 8 in which said second load transistor is substantially wider than said first load transistor.
- 14. The current controlled delay circuit of claim 8 in which said second load transistor is ten times wider than said first load transistor.
Parent Case Info
This is a continuation of application Ser. No. 08/807,821, filed Feb. 26, 1997, now abandoned which is a continuation of Ser. No. 08/496,101, filed Jun. 29, 1995, now abandoned.
US Referenced Citations (13)
Non-Patent Literature Citations (1)
Entry |
Weigandt, Todd C. et al., "Analysis of Timing Jitter in CMOS Ring Oscillators", 1994 IEEE International Symposium on Circuits and Systems (ISCAS) proceedings, pp. 27-30. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
807821 |
Feb 1997 |
|
Parent |
496101 |
Jun 1995 |
|