Claims
- 1. A memory device comprising a first group of memory cells, a second group of memory cells, main addressing means for addressing both of said first and second groups of memory cells, subsidiary addressing means for addressing only said second group of memory cells, first output means operatively coupled with memory cells selected from those belonging to said first group and said second group by said main addressing means, second output means adapted to receive information from memory cells selected from those belonging only to said second group by said subsidiary addressing means, and control means responsive to said main addressing means for permitting said subsidiary addressing means to address said second group of memory cells.
- 2. The memory device of claim 1, in which said control means includes means for detecting when said main addressing means is addressing the memory cells belonging to said second group, and means coupled to said detecting means for operatively coupling said subsidiary addressing means to said second group of memory cells.
- 3. A memory device comprising a plurality of column lines, said column lines being divided into first and second column line parts, a plurality of first row lines intersecting said first column line part, a plurality of second row lines intersecting said second column line part, memory cells arranged at the intersections of said first and second column line parts and the row lines, a plurality of first data lines, a plurality of second data lines, means for selectively coupling selected row lines of said first and second row lines to said first data lines, means for coupling said second row lines to said second data lines, first selecting means for selecting said first column line parts, second selecting means for selecting said second column line parts, detecting means for detecting when said second row lines are coupled to said first data lines, and first gating means responsive to said detection means for inhibiting said second selecting means from selecting said second column line part when said second row lines are coupled to said first data lines.
- 4. The memory device of claim 3, in which the number of said second row lines is equal to that of said second data lines and less than that of said first row lines.
- 5. The memory device of claim 3, in which the number of said first row lines is n times larger than that of said second row lines, where n is an integer of two or greater.
Priority Claims (1)
Number |
Date |
Country |
Kind |
50-152906 |
Dec 1975 |
JPX |
|
DISCLOSURE OF INVENTION
This is a continuation of Ser. No. 752,892 filed Dec. 21, 1976, to be abandoned.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
752892 |
Dec 1976 |
|