Claims
- 1. A composite semiconductor device comprising:
- a first semiconductor region of a first conductivity type;
- second and third semiconductor regions of a second conductivity type formed in said first semiconductor region independently of each other so as to be exposed at one main surface of said semiconductor device;
- fourth and fifth semiconductor regions of the first conductivity type formed in said second semiconductor region independently of each other so as to be exposed at said one main surface,
- a first insulated gate electrode formed on a portion of said second semiconductor region with an insulating layer formed between said first insulated gate electrode and said second semiconductor region, said portion of said second semiconductor region being disposed at said one main surface between said fifth and first semiconductor regions so that said first and fifth semiconductor regions and said first insulated gate electrode will form a first insulated gate field effect transistor having a channel region comprised of said portion of said second semiconductor region disposed between the first and the fifth semiconductor regions;
- a second insulated gate electrode formed on a portion of said first semiconductor region with an insulating layer formed between said second insulated gate electrode and said portion of said first semiconductor region, said portion of said first semiconductor region being disposed at said one main surface between said second and third semiconductor regions so that said second and third semiconductor regions and said second insulated gate electrode will form a second insulated gate field effect transistor having a channel region comprised of said portion of said first semiconductor region disposed between said second and third semiconductor regions;
- first electrode means formed on said fourth semiconductor region and separated from said second semiconductor region;
- second electrode means formed to provide a short circuit between said second and fifth semiconductor regions;
- third electrode means connected to said first semiconductor region;
- fourth electrode means formed on said third semiconductor region; and
- means for electrically connecting said first electrode means to said fourth electrode means.
- 2. A composite semiconductor device according to claim 1, in which said first and second insulated gate electrodes are electrically connected with each other.
- 3. A composite semiconductor device according to claim 2, in which said first and second insulated gate electrodes are integrally formed so as to spread over said first and second semiconductor regions.
- 4. A composite semiconductor device according to claim 3, in which said first, second, and fourth semiconductor regions constitute a bipolar transistor.
- 5. A composite semiconductor device according to claim 4, in which said first and third semiconductor regions constitute a diode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-163833 |
Jul 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 073,094, filed on July 14, 1987, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
73094 |
Jul 1987 |
|