George D. Gregoire, "3-Dimensional Circuitry Solves fine Pitch SMT Device Assembly Problem," Correction Technology. |
Dimensional Circuits Corporation, "Dimensional Circuits Corp. Awarded Two U.S. Patents," D.D.C. News, Apr. 5, 1994. |
George D. Gregoire, "Very Fine Line Recessed Circuitry--A New PCB Fabrication Process". |
"AMP-ASC Interconnection Systems," AMP Incorporated, Product Information Bulletin, pp. 1-4, copyright 1991. |
Barnhouse, "Bifurcated Through-Hole Technology--An Innovative Solution to Circuit Density," Connection Technology, pp. 33-35, Feb. 1992. |
"Micro-Strip Interconnection System," AMP Product Guide, pp. 3413-3414, Jun., 1991. |
"Rib-Cage II Through-Mount Shrouded Headers" and Micropax Board-to-Board Interconnect System, Du Pont Connector Systems Product Catalog A, pp. 2-6, 3-0, 3-1, Feb., 1992. |
"82430 PCIset Cache/Memory Subsystem," Intel Corporation, pp. 1-888, Mar. 1993. |
"The PCI Revision 1.0 Specification," published by Intel Corporation, specifically Chapter 4.42 Systems Parameters, Jun. 22, 1992. |
"82420/82430 PCIset ISA and EISA Bridges," Intel Corporation, pp. 1-350, Dec. 1993. |
"R4000 Microprocessor User's Manual" with inserts by Toshiba. |
"Pentium Processor User's Manual," Intel corporation, vols. 1-3, 1993. |
"Short Form Catalog," 82C711 Data Book, Chips and Technologies, Inc., Fall, 1992. |
M.J. Doughterty, "A Sem-E Module Avionics Computer with PI-Bus Backplane Communication", Institute of Electrical and Electronics Engineers, May 21-25, 1990, pp. 169-173. |
D. Eidsmore, "MC68000and Z80A Share Multiprocesor Bus in S-100 SBC Line", Computer Design, Jun. 1982, Winchester, Massachusetts, vol. 21, No. 6, pp. 38-40. |
Y. Belopolsky, "Interaction of Multichip Module Substrates with High-density Connectors" of IEEE Micro, Apr. 1993, vol. 13, No. 2, ISSN 0272-1732, pp. 36-44. |
C. Van Veen, "LRU Servicing Practice Impacts Interconnection", Electronic Product Design, Jun. 1992, UK., vol. 13, No. 6, ISSN 0263-1474, pp. 45-47. |
E. Baker and J. Shakib, "Input/Output Cards for Device Attachments", IBM Technical Disclosure Bulletin, vol. 27, No. 4b, Sep. 1984, New York, pp. 2406-2407. |
M. Ernstberger et al., "The High Density Backplane Interconnect System", Connection Technology, Aug. 1991, vol. 7, No. 8, ISSN 8756-4076, pp. 19-21. |
Readout, "Board Level Options for RISC processors", Electronic Engineering 61, Mar. 1989, No. 747, Woolwich, London, GB, pp. 71-72. |
C. Van Veen, "Making the Right Packaging Connections with Backplane Interconnections," Electronic Packaging & Production, Newton, MA, May 1991., pp. 76-79. |
R.R. Tummala et al., "Microelectronics Packaging Handbook," Van Nostrand Reinhold, 1989, pp. 38-43, 398,403, 779-791, 853-859, and 900-905. |
"Packing," Intel Corporation, 1993, pp. 2-36, 2-96, 2-97, 2-100, 3-2, 3-24, and 3-25. |