Claims
- 1. A computer system, comprising:
- a memory for storing memory binary words having a first number of bits;
- a processor for manipulation of processor binary words having a second number of bits greater than said first number of bits;
- said first number of bits including at least 2 most significant bits, and said second number of bits including at least 4 most significant bits,
- sign bit setting means disposed between said memory and said processor for setting at least one signed bit of a binary word supplied from the memory to the processor, said signed bit having a sign which is a function of the two most significant bits of the memory binary words, said sign bit setting means setting at least one of said 4 most significant bits of said second number of bits to a first logical value when said two most significant bits of said first number of bits have a first logical value, said 4 most significant bits indicating a sign of said binary word having a second number of bits.
- 2. The computer system according to claim 1 wherein said sign bit setting means comprises an AND gate connected to receive the two most significant memory binary word bits, an output of said AND gate being used to set said 4 most significant bits of said processor binary words in order to indicate their sign.
- 3. The computer system according to claim 1 wherein said first number of bits is equal to 8 and said second number of bits is equal to 16.
- 4. The computer system according to claim 1 wherein said computer system is especially adapted for processing graphics information.
- 5. The computer system according to claim 4 wherein said first number of bits is equal to 12 and said second number of bits is equal to 16.
- 6. A computer system comprising:
- a memory for storing a first plurality of binary words having a first number of bits;
- a first portion of said first plurality of binary words representing a real number range of 0-1;
- a second portion of said first plurality of binary words representing a real number range of 1.0-1.5;
- a third portion of said first plurality of binary words representing a real number range of negative 0.5-0;
- a processor for manipulating a second plurality of binary words having a second number of bits, said second number of bits being greater than said first number of bits, said first number of bits including two most significant bits, said second number of bits including 4 most significant bits;
- sign setting means disposed between said memory and said processor for setting at least one of said 4 most significant bits supplied from the memory to the processor, representing a sign of one of said second plurality of binary words, said sign being a function of said two most significant bits of said binary word.
- 7. A computer system according to claim 6 wherein said signed bit setting means comprises an AND gate connected to receive two most significant memory binary word bits, said AND gate having an output used to set at least one bit of said four most significant bits of said processor binary words in order to indicate their sign.
- 8. The computer system according to claim 6 wherein said first number of bits is equal to 8 and said second number of bits is equal to 16.
- 9. The computer system according to claim 6 wherein said first number of bits is equal to 12 and said second number of bits is equal to 16.
Parent Case Info
This is a continuation of application Ser. No. 751,611 filed 7/2/85.
US Referenced Citations (1)
| Number |
Name |
Date |
Kind |
|
4553220 |
Swanson |
Nov 1985 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
751611 |
Jul 1985 |
|