82420/82430 PCIset ISA and EISA Bridges, Intel, Apr. 1993. |
Feasible Processor Allocation in a Hard-Real-Time Environment, Richard K.J. Henn, The Journal of Real-Time Systems 1, 77-93 (1989), pp. 77-93. |
A Model for a Hard Real Time System Executive, V. Gafni, IFAC Real Time Programming, Valencia, Spain 1988 pp. 69-74. |
A feasibility test for scheduling tasks in a distributed hard real-time system, M. Chetto, APII-0296-1598/90/03, pp. 239-252. |
Scheduling Processes with Release Times, Deadlines, Precedence, and Exclusion Relations, Jia Xu and David Lorge Parnas, IEEE Transactions on Software Engineering, vol. 16, No. 3, Mar. 1990, pp. 360-369. |
DSP3210 Brings Music and Movement to PCs, A. Brown, Electron. World Wirel. World (UK), vol. 97, No. 1663, May 1991, p. 431. |
Interfacing Processor-Based Devices to Personal Computer Systems; IBM Technical Disclosure Bulletin, Baker, et al., vol. 32, No. 11, Apr. 1990, pp. 202-205. |
Intelligent PC Adapter Card for SCSI Devices; IBM Technical Disclosure Bulletin, Lochner, Jan. 1990, vol. 32, No. 8A, pp. 95-97. |
Dual Bus Processor Architecture; IBM Technical Disclosure Bulletin, Sep. 1989, Millas, vol. 32, No. 4A, pp. 161-165. |
Multiple Digital Signal Processor Circuit Cards for Tool Control Applications; IBM Technical Disclosure Bulletin, Hammond, et al., Oct. 1989, vol. 32, No. 5A, pp. 452-454. |