Claims
- 1. A video mixing circuit comprising;
- means for establishing a sync signal,
- means for establishing a video binary signal,
- and mixing circuit means comprising first and second switching transistors each having an input terminal and a pair of output terminals with the transistor input terminal for respectively receiving the sync and video binary signals, and means coupling output terminals of the transistors in series to thus connect the transistors in series, said coupling means including resistor means having an output terminal at which the composite video appears,
- said resistor means comprising a first resistor coupling from the first transistor output terminal to the circuit output terminal, a second resistor coupling from the second transistor output terminal to the circuit output terminal, and a third resistor coupled in parallel with said second resistor and second transistor.
- 2. A video mixing circuit as set forth in claim 1 including a third transistor having an input terminal and a pair of output terminals with the output terminal of the resistor means coupling to the input terminal of the third transistor.
- 3. A video control circuit comprising;
- a master clock oscillator,
- a first divider means having a clock input and at least one output,
- means coupling the master clock oscillator to the clock input of the first divider means,
- said first divider means providing a scaled down frequency signal at the output thereof,
- a second divider means,
- multiplexing means,
- means coupling the multiplexing means between the first divider means and the second divider means and including means for coupling to the second divider means, either the master clock frequency or the scaled down frequency,
- and means for controlling the multiplexing means including a mode selection input signal that is adapted to control the number of characters that are displayed per line,
- a divider chain comprised of a plurality of ripple counters and adapted to have at least one input thereto,
- said second divider means has a plurality of outputs representative of different divide numbers,
- means coupling a second output from the multiplexing means to the input of the divider chain,
- said second divider means outputs including a first output coupled to one side of the multiplexing means and a second output coupled to the other side of the multiplexing means,
- said mode selection input signal adapted to control the multiplexing means to couple either the first output or the second output from the second divider means to the second output of the multiplexing means so as to provide different frequency signals to the divider chain depending upon the mode of the mode selection input signal.
- 4. A video control circuit as set forth in claim 3 wherein said first divider means provides a divide-by-two.
- 5. A video control circuit as set forth in claim 3 wherein said divider chain has two inputs and further including a pair of outputs from said multiplexer coupling to said inputs of the video divider chain.
- 6. A video control circuit as set forth in claim 3 including gate means having at least two inputs coupling from different outputs of said second divider means.
- 7. A video control circuit as set forth in claim 6 wherein the output of said gate means is a latch signal.
- 8. A video control circuit as set forth in claim 7 wherein a third output of the multiplexer is a video shift signal.
Parent Case Info
This application is a division of application Ser. No. 342,069, filed 1-25-83, now U.S. Pat. No. 4,500,956 which is a division of Ser. No. 261,976, filed 5-8-81 now U.S. Pat. No. 4,430,649, which is a continuation of Ser. No. 926,957, filed 7-21-78, now abandoned.
US Referenced Citations (5)
Divisions (2)
|
Number |
Date |
Country |
Parent |
342069 |
Jan 1983 |
|
Parent |
261976 |
May 1981 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
926957 |
Jul 1978 |
|