Claims
- 1. A computer system having a central processing unit comprising a microprocessor chip including an interrupt input, a reset input, and a halt output, means for storing instructions, a random access memory, keyboard means, and display means,
- a manual reset switch comprising a momentary switch which when operated, interrupts the central processing unit, resetting said unit to a predetermined address and when released, enables operation of the central processing unit,
- means coupling the reset switch to the interrupt input of the microprocessor chip,
- a power-up reset circuit, coupled to the reset input, for resetting the microprocessor chip to a preselected address which is different than the predetermined address,
- a power terminal,
- said power-up reset circuit including a charging circuit and a logic gate connecting between the power terminal and the reset input of the microprocessor chip,
- gate means responsive to both said power-up reset circuit and said manual reset switch for providing a system reset signal,
- said means coupling the reset switch to the interrupt input of the microprocessor chip comprising a logic circuit including OR gate means having two inputs and an output,
- a means connecting the reset switch to one input of the OR gate means,
- means connecting the halt output to the other input of the OR gate means,
- and means connecting the output of the OR gate means to said interrupt input,
- said preselected address having a lower address than said predetermined address,
- said charging circuit including a resistor and capacitor in series and with the logic gate having its input connected to the node between the resistor and capacitor,
- said logic circuit further including a charging means including a capacitor and resistor connected in series, one side of said momentary switch being coupled to the node between the capacitor and resistor, said switch open to permit the capacitor to be in a charged state and operated to a closed position to discharge the capacitor for resetting to said preselected address,
- said halt output from the microprocessor chip having opposite bistable states and in which in accordance with one state, under a malfunction condition associated with the system, there is a disabling of said OR gate means so that operation of the reset switch is ineffective in resetting the microprocessor chip.
Parent Case Info
This application is a continuation of application Ser. No. 466,207, filed Feb. 14, 1983, now abandoned, which is a continuation of Ser. No. 168,427, filed July 10, 1980, now abandoned, which is a division of Ser. No. 926,957, filed July 21, 1978, now abandoned.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
4026555 |
Kirschner et al. |
May 1977 |
|
|
4200916 |
Seipp |
Apr 1980 |
|
Non-Patent Literature Citations (5)
| Entry |
| "Z-80-CPU Technical Manual"; Zilog Inc., 1976; pp. 8, 16, 56. |
| "M6800 Microprocessor Application Manual"; Motorola Inc., 1975; pp. 4-13, 4-15, 4-421, 7-69, 7-79. |
| Motorola Microprocessors Data Manual, Motorola Inc., copyright 1978, 1981, p. 291. |
| Motorola MC6801 Microcomputer Reference Manual, Motorola Inc., Copyright 1980, p. 335. |
| Leventhal, Lance A., Introduction to Microprocessors, Prentice-Hall, Inc., 1978, p. 8-6. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
926957 |
Jul 1978 |
|
Continuations (2)
|
Number |
Date |
Country |
| Parent |
466207 |
Feb 1983 |
|
| Parent |
168427 |
Jul 1980 |
|