SiByte, “Target Applications,” http://sibyte.com/mercurian/applications.htm, Jan. 15, 2001, 2 pages. |
SiByte, “SiByte Technology,” http://sibyte.com/mercurian/technology.htm, Jan. 15, 2001, 3 pages. |
SiByte, “The Mercurian Processor,” http://sibyte.com/mercurian, Jan. 15, 2001, 2 pages. |
SiByte, “Fact Sheet,” SB-1 CPU, Oct. 2000, rev. 0.1, 1 page. |
SiByte, “Fact Sheet,” SB-1250, Oct. 2000, rev. 0.2, 10 pages. |
Stepanian, SiByte, SiByte SB-1 MIPS64 CPU Core, Embedded Processor Forum 2000, Jun. 13, 2000, 15 pages. |
Jim Keller, “The Mercurian Processor: A High Performance, Power-Efficient CMP for Networking,” Oct. 10, 2000, 22 pages. |
Tom R. Halfhill, “SiByte Reveals 64-Bit Core For NPUs; Independent MIPS64 Design Combines Low Power, High Performance,” Microdesign Resources, Jun. 2000, Microprocessor Report, 4 pages. |
SiByte, Letter from Anu Sundaresan, May 18, 2000, 1 page. |
Santhanam, et al., Presentation for: “A 1GHz Power Efficient Single Chip Multiprocessor System For Broadband Networking Applications,” Broadcom Corporation, Jun. 14, 2001, 19 pages. |
Santanam, et al. “A 1GHz Power Efficient Single Chip Multiprocessor System For Broadband Networking Applications,” Broadcom Corporation, Jun. 14, 2001, 4 pages. |
Weiss, et al., “The On-Chip 3MB Subarray Based 3rd Level Cache on an Itanium Microprocessor,” IEEE, ISSCC 2002, Session 6, 3 pages. |
Josephson, et al., “Test Methodology for the McKinley Processor,” IEEE, ITC International Test Conference, Paper 21.1., 2001, pp. 578-585. |
Stephany, et al., “FP 15.5: A 200 MHz 32b 0.5W CMOS RISC Microprocessor,” Digital Semiconductor, Austin, TX, IEEE, 1998, pp. 15.5-1 to 15.5-9. |
Santhanam, et al., “SA 18.6: A Low-Cost 300MHz RISC CPU with Attched Media Processor,” Digital Equipment Corp., Palo Alto, CA, IEEE, 1998, pp. 18.6-1 to 18.6-9. |
Montanaro, et al., “A 160-MHz, 32-b, 0.5-W CMOS RISC Microprocessor,” IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996, 12 pages. |