Claims
- 1. A high-speed serial bit stream interface that communicatively couples a line side media to a communication Application Specific Integrate Circuit (ASIC), the high-speed serial bit stream interface comprising:
a line side interface that communicatively couples to the line side media, that receives an RX signal therefrom, and that transmits a TX signal thereto; a board side interface that communicatively couples to the communication ASIC, that receives the TX signal therefrom, and that transmits the RX signal thereto; a signal conditioning circuit communicatively coupled between the line side interface and the board side interface; wherein the signal conditioning circuit receives the RX signal from the line side interface, conditions the RX signal, and provides the RX signal to the board side interface, wherein the signal conditioning circuit is controllable to spectrally shape the RX signal; and wherein the signal conditioning circuit receives the TX signal from the board side interface, conditions the TX signal, and provides the TX signal to the line side interface, wherein the signal conditioning circuit is controllable to spectrally shape the TX signal.
- 2. The high-speed serial bit stream interface of claim 1, wherein the RX signal and the TX signal each comprise a single high-speed serial bit stream.
- 3. The high-speed serial bit stream interface of claim 1, wherein:
the signal conditioning circuit spectrally shapes the RX signal using first spectral shaping control settings; and the signal conditioning circuit spectrally shapes the TX signal using second spectral shaping control settings.
- 4. The high-speed serial bit stream interface of claim 3, wherein:
the first spectral shaping control settings are determined based upon the spectral shape of the RX signal prior to conditioning relative to reference spectral characteristics; and the second spectral shaping control settings are determined based upon the spectral shape of the TX signal prior to conditioning relative to reference spectral characteristics.
- 5. The high-speed serial bit stream interface of claim 4, wherein:
the signal conditioning circuit determines the second spectral shaping control settings based upon a ratio of a first spectral component of the RX signal to a second spectral component of the RX signal; and the signal conditioning circuit determines the second spectral shaping control settings based upon a ratio of a first spectral component of the TX signal to a second spectral component of the TX signal.
- 6. The high-speed serial bit stream interface of claim 3, wherein:
the signal conditioning circuit automatically determines the first spectral shaping control settings; and the signal conditioning circuit automatically determines the second spectral shaping control settings.
- 7. The high-speed serial bit stream interface of claim 1, wherein the signal conditioning circuit spectrally shapes the TX signal to remove deterministic jitter from the TX signal.
- 8. The high-speed serial bit stream interface of claim 1, wherein the signal conditioning circuit spectrally shapes the TX signal to remove inter symbol interference from the TX signal.
- 9. The high-speed serial bit stream interface of claim 1, wherein:
the signal conditioning circuit spectrally shapes the TX signal to remove deterministic jitter from the TX signal; and the signal conditioning circuit spectrally shapes the RX signal to remove deterministic jitter from the RX signal.
- 10. The high-speed serial bit stream interface of claim 1, wherein the signal conditioning circuit comprises:
an RX signal path that operates upon the RX signal; and a TX signal path that operates upon the TX signal.
- 11. A high-speed serial bit stream conditioning circuit comprising:
an adaptive equalizer that receives a high-speed serial bit stream and that spectrally shapes the high-speed serial bit stream to produce an equalized high-speed serial bit stream; and a clock and data recovery circuit operably coupled to the output of the adaptive equalizer that recovers the equalized high-speed bit stream to produce an output high-speed serial bit stream.
- 12. The high-speed serial bit stream conditioning circuit of claim 11, wherein:
the adaptive equalizer automatically determines spectral shaping control settings; and the adaptive equalizer uses the spectral shaping control settings to spectrally shape the high-speed serial bit stream such that the spectral characteristics of the equalized high-speed serial bit stream substantially correspond to reference spectral characteristics.
- 13. The high-speed serial bit stream conditioning circuit of claim 12, wherein the spectral shaping control settings comprise at least one filter setting and at least one gain setting.
- 14. The high-speed serial bit stream conditioning circuit of claim 12, wherein the signal conditioning circuit determines the spectral shaping control settings based upon a ratio of a first spectral component of the high-speed serial bit stream to a second spectral component of the high-speed serial bit stream.
- 15. The high-speed serial bit stream conditioning circuit of claim 11, wherein the equalizer spectrally shapes the high-speed serial bit stream to remove deterministic jitter from the high-speed serial bit stream.
- 16. The high-speed serial bit stream conditioning circuit of claim 11, wherein the signal conditioning circuit spectrally shapes the high-speed serial bit stream to remove inter symbol interference from the high-speed serial bit stream.
- 17. The high-speed serial bit stream conditioning circuit of claim 11, wherein the equalizer comprises:
an automatic gain control loop that receives the high-speed serial bit stream and that performs gain control operations on the high-speed serial bit stream; an adaptive equalizer operably coupled to receive the output of the automatic gain control loop, wherein the adaptive equalizer equalizes the high-speed serial bit stream based upon spectral shaping control settings to produce the equalized high-speed serial bit stream; and an adaptive equalizer feedback operably coupled to the output of the automatic gain control loop, wherein the adaptive equalizer determines the spectral shaping control settings and provides the spectral shaping control settings to the adaptive equalizer.
- 18. The high-speed serial bit stream conditioning circuit of claim 17, wherein the adaptive equalizer comprises:
a constant gain low pass filter; a plurality of cascaded tuned amplifiers; and a summing node, wherein the constant gain low pass amplifier and the plurality of cascaded tuned amplifiers receive the output of the automatic gain control loop, wherein the summing node receives the output of the constant gain low pass amplifier and the output of the plurality of cascaded tuned amplifiers, and wherein the summing node sums the output of the constant gain low pass amplifier and the output of the plurality of cascaded tuned amplifiers based upon the spectral shaping control settings.
- 19. The high-speed serial bit stream conditioning circuit of claim 17, wherein the adaptive equalizer feedback comprises:
a first feedback path that determines a first spectral component of the equalized high-speed serial bit stream; a second feedback path that determines a first spectral component of the equalized high-speed serial bit stream; and an integrator operably coupled to receive and compare the first feedback path and the second feedback path, wherein the integrator produces the spectral shaping control settings.
- 20. The high-speed serial bit stream conditioning circuit of claim 19, wherein:
the first feedback path comprises a first tuned amplifier, a gain stage, and a rectifier; the second feedback path comprises a second tuned amplifier, a gain stage, and a rectifier; and wherein the first tuned amplifier passes a first spectral component of the equalized high-speed serial bit stream; and wherein the second tuned amplifier passes a second spectral component of the equalized high-speed serial bit stream.
- 21. A method for equalizing a high-speed serial bit stream comprising:
receiving the high-speed serial bit stream; spectrally shaping the high-speed serial bit stream based upon spectral shaping control settings; and adjusting the spectral shaping control settings so that the spectral characteristics of the high-speed serial bit stream substantially correspond to reference spectral characteristics.
- 22. The method of claim 21, wherein the spectral shaping control settings comprise at least one filter setting and at least one gain setting.
- 23. The method of claim 21, wherein the spectral shaping control settings are determined by:
determining a first spectral component of the high-speed serial bit stream; determining a second spectral component of the high-speed serial bit stream; and determining the spectral shaping control settings based upon a ratio if the first spectral component and the second-spectral component.
- 24. The method of claim 21, wherein the spectrally shaping the high-speed serial bit stream removes deterministic jitter from the high-speed serial bit stream.
- 25. The method of claim 21, wherein the spectrally shaping the high-speed serial bit stream removes inter symbol interference from the high-speed serial bit stream.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. Provisional Application Serial No. 60/397,599, filed Jul. 22, 2002, which is incorporated herein by reference in its entirety for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60397599 |
Jul 2002 |
US |