Conductive bus structure for interferometric modulator array

Information

  • Patent Grant
  • 9086564
  • Patent Number
    9,086,564
  • Date Filed
    Monday, March 4, 2013
    12 years ago
  • Date Issued
    Tuesday, July 21, 2015
    9 years ago
Abstract
Embodiments of an interferometric modulator are disclosed having various enhancements and features including a conductive bus. In certain embodiments, the interferometric modulator has a first conductive layer suspended over a second electrode layer. In certain embodiments, a second conductive layer is provided over the first conductive layer. One of the first and/or second conductive buses may further connect to the first electrode layer and/or the second electrode layer. Other disclosed features can be incorporated into embodiments of the interferometric modulator to improve response time, power consumption, and image resolution.
Description
BACKGROUND

1. Field of the Invention


The field of the invention relates to microelectromechanical systems (MEMS), and more particularly, to electrical connection architectures for arrays of MEMS elements.


2. Description of the Related Technology


Microelectromechanical systems (MEMS) include micromechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. One type of MEMS device is called an interferometric modulator. An interferometric modulator may comprise a pair of conductive plates, one or both of which may be partially transparent and capable of relative motion upon application of an appropriate electrical signal. One plate may comprise a stationary layer deposited on a substrate, the other plate may comprise a metallic membrane suspended over the stationary layer.


Arrays of independently actuatable interferometric light modulators are used in certain display configurations as display elements. The light modulators are electrically connected so as to provide the control voltages or signals used to individually actuate each light modulator.


SUMMARY OF CERTAIN EMBODIMENTS

The system, method, and devices of the invention each have several aspects, no single one of which is solely responsible for its desirable attributes. Without limiting the scope of this invention, its more prominent features will now be discussed briefly. After considering this discussion, and particularly after reading the section entitled “Detailed Description of Certain Embodiments” one will understand how the features of this invention provide advantages over other display devices.


In certain embodiments, a light modulator comprises a substrate, a first electrode layer over the substrate, and a second electrode layer over the substrate. The light modulator further comprises a reflective surface substantially parallel to the first electrode layer and coupled to the second electrode layer. The reflective surface is movable along a direction substantially perpendicular to the reflective surface between a first position and a second position. The first position is a first distance from the first electrode layer and the second position is a second distance from the first electrode layer. The light modulator further comprises a conductive bus layer of which at least a portion is electrically coupled to at least one of the first electrode layer and the second electrode layer. The reflective surface moves between the first position and the second position in response to a voltage applied to the conductive bus layer.


In certain embodiments, a method controls a light modulator. The method comprises providing a substrate and providing a first electrode layer over the substrate. The method further comprises providing a second electrode layer over the substrate and providing a reflective surface that is substantially parallel to the first electrode layer and coupled to the second electrode layer. The reflective surface is movable along a direction substantially perpendicular to the reflective surface between a first position and a second position. The first position is a first distance from the first electrode layer and the second position is a second distance from the first electrode layer. The method further comprises applying a voltage to a conductive bus layer, wherein at least a portion of the conductive bus layer is electrically coupled to at least one of the first electrode layer and the second electrode layer. The method further comprises moving the reflective surface between the first position and the second position in response to the applied voltage.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a released position and a movable reflective layer of a second interferometric modulator is in an actuated position.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3×3 interferometric modulator display.



FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.



FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.



FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3×3 interferometric modulator display of FIG. 3.



FIG. 6A is a cross section of the device of FIG. 1.



FIG. 6B is a cross section of an alternative embodiment of an interferometric modulator.



FIG. 6C is a cross section of another alternative embodiment of an interferometric modulator.



FIG. 7A schematically illustrates an exemplary 3×3 interferometric modulator display having a conductive bus located above the second electrode layer and electrically coupled to the first electrode layer.



FIG. 7B shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 7A.



FIG. 7C is a view of a single post support from the 3×3 interferometric modulator display of FIG. 7A with the conductive bus to second electrode layer connection shown in circular dashed lines.



FIG. 8A schematically illustrates an exemplary 3×3 interferometric modulator display having a conductive bus located above the second electrode layer and electrically coupled to the second electrode layer.



FIG. 8B shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 8B.



FIG. 9A schematically illustrates an exemplary 3×3 interferometric modulator display having a conductive bus located between the second electrode layer and the first electrode layer and electrically coupled to the first electrode layer.



FIG. 9B shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 9A.



FIG. 9C schematically illustrates an exemplary 3×3 interferometric modulator display having a conductive bus located on and electrically coupled to the first electrode layer.



FIG. 9D shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 9C.



FIG. 9E shows a cross-sectional view of another embodiment of the 3×3 interferometric modulator display of FIG. 9C having a mask material aligned with the conductive bus and located between the conductive bus and the viewing side of the 3×3 interferometric modulator display.



FIG. 10A schematically illustrates an exemplary 3×3 interferometric modulator display having a first conductive bus located above the second electrode layer and electrically coupled to the first electrode layer and a second conductive bus located above the first conductive bus and electrically coupled to the second electrode layer.



FIG. 10B shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 10A.



FIGS. 11(A)-11(Q) schematically illustrate an exemplary series of processing steps for forming a conductive bus structure above the second electrode layer.



FIG. 12 shows a cross-sectional view of an embodiment of an interferometric modulator having an additional dielectric layer located within the optical stack layer.



FIG. 13 shows a cross-sectional view of an embodiment of an interferometric modulator having air pockets located within the dielectric layer.



FIG. 14 shows an embodiment of a patterned electrode with a decreased electrically active area.



FIG. 15 is a cross-sectional view of an interferometric modulator corresponding to FIG. 14 in a plane through active and inactive areas.



FIG. 16 is another cross-sectional view of an interferometric modulator corresponding to FIG. 14 in a plane through the active area only.



FIG. 17 shows an alternative embodiment of a patterned electrode.



FIG. 18 is a cross-sectional view of the interferometric modulator corresponding to FIG. 17.



FIG. 19 shows an embodiment of an interferometric modulator having the area responsible for the electrostatic force decoupled from the reflective surface layer.



FIG. 20 shows an embodiment of the interferometric modulator of FIG. 19 in an “On” state.



FIG. 21 shows a perspective view of an embodiment of an interferometric modulator having a spring design for the second electrode layer.



FIG. 22 shows a layout view of a pixel comprising a 3×3 array of interferometric modulators.



FIG. 23 shows a cross-sectional view of an embodiment of a red interferometric modulator from the array in FIG. 22.



FIG. 24 shows a cross-sectional view of an embodiment of a green interferometric modulator from the array in FIG. 22.



FIG. 25 shows a cross-sectional view of an embodiment of a blue interferometric modulator from the array in FIG. 22.





DETAILED DESCRIPTION OF CERTAIN EMBODIMENTS

An exemplary embodiment of an interferometric light modulator comprises a substrate, a first electrode layer over the substrate, a second electrode layer over the substrate, and a conductive bus layer. At least a portion of the conductive bus layer is electrically coupled to at least one of the first electrode layer and the second electrode layer. The reflective surface moves between the first position and the second position in response to a voltage applied to the conductive bus layer. The conductive bus layer provides an electrical path that has significantly lower electrical resistance than configurations which electrically connect columns of interferometric modulators only through the first electrode layer or connect rows of interferometric modulators only through the second electrode layer.


The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the invention may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the invention may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.


One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in FIG. 1. In these devices, the pixels are in either a bright or dark state. In the bright (“on” or “open”) state, the display element reflects a large portion of incident visible light to a user. When in the dark (“off” or “closed”) state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the “on” and “off” states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.



FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the released state, the movable layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, the movable layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.


The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable and highly reflective layer 14a is illustrated in a released position at a predetermined distance from a fixed partially reflective layer 16a. In the interferometric modulator 12b on the right, the movable highly reflective layer 14b is illustrated in an actuated position adjacent to the fixed partially reflective layer 16b.


The fixed layers 16a, 16b are electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more layers each of chromium and indium-tin-oxide onto a transparent substrate 20. The layers are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the deformable metal layers are separated from the fixed metal layers by a defined air gap 19. A highly conductive and reflective material such as aluminum may be used for the deformable layers, and these strips may form column electrodes in a display device.


With no applied voltage, the cavity 19 remains between the layers 14a, 16a and the deformable layer is in a mechanically relaxed state as illustrated by the pixel 12a in FIG. 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable layer is deformed and is forced against the fixed layer (a dielectric material which is not illustrated in this Figure may be deposited on the fixed layer to prevent shorting and control the separation distance) as illustrated by the pixel 12b on the right in FIG. 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.



FIGS. 2 through 5 illustrate one exemplary process and system for using an array of interferometric modulators in a display application. FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.


In one embodiment, the processor 21 is also configured to communicate with an array controller 22. In one embodiment, the array controller 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a pixel array 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the released state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of FIG. 3, the movable layer does not release completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the released or actuated state. This is referred to herein as the “hysteresis window” or “stability window.” For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be released are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the “stability window” of 3-7 volts in this example. This feature makes the pixel design illustrated in FIG. 1 stable under the same applied voltage conditions in either an actuated or released pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or released state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.


In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.



FIGS. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3×3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to −Vbias, and the appropriate row to +ΔV, which may correspond to −5 volts and +5 volts respectively Releasing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or −Vbias.



FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3×3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or released states.


In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a “line time” for row 1, columns 1 and 2 are set to −5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and releases the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to −5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and release pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to −5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or −5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the present invention.


The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGS. 6A-6C illustrate three different embodiments of the moving mirror structure. FIG. 6A is a cross section of the embodiment of FIG. 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In FIG. 6B, the moveable reflective material 14 is attached to supports at the corners only, on tethers 32. In FIG. 6C, the moveable reflective material 14 is suspended from a deformable layer 34. This embodiment has benefits because the structural design and materials used for the reflective material 14 can be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 can be optimized with respect to desired mechanical properties. The production of various types of interferometric devices is described in a variety of published documents, including, for example, U.S. Published Application 2004/0051929. A wide variety of well known techniques may be used to produce the above described structures involving a series of material deposition, patterning, and etching steps.


The response time for discharging and charging an interferometric modulator is dependent in part on an RC (resistance-capacitance) time constant for the voltage circuit connected to the interferometric modulator. This response time of the interferometric modulator has an effect on the display quality of the interferometric modulator array. When the time between incoming scan pulses received by a given interferometric modulator is shorter than the response time of the interferometric modulator, the moving layer is unable to synchronize with the incoming scan pulses. Under such conditions, the state of the interferometric modulator does not respond to each and every scan pulse, thereby resulting in a degraded displayed image. It is therefore desirable to provide an interferometric modulator with a reduced response time to allow for faster scan and refresh rates.


The voltage circuit connected to an interferometric modulator comprises the electrodes of the interferometric modulator, as well as the contacts, conductors, and other conductive elements which provide electrical connections between the electrodes and the row/column driver electronics. In certain embodiments, the materials and geometries of the electrodes of the interferometic modulator impact the RC time constant for the voltage circuit. In certain array configurations, the electrodes of adjacent interferometric modulators are coupled together in series to connect adjacent interferometric modulators with the driver electronics, resulting in higher RC time constants. For other array configurations, wires or other electrical connectors may be utilized for the electrical connections between the row and column drivers and the electrodes of the interferometric modulators, with these wires contributing to the RC time constants of the interferometric modulators.



FIGS. 7A, 7B, and 7C schematically illustrate an exemplary 3×3 portion of an interferometric modulator display in accordance with embodiments described herein. Display portions which are larger or smaller than the 3×3 portion illustrated in FIG. 7A are also compatible with embodiments described herein. As shown in the cross-sectional view of FIG. 7B, each modulator comprises a substrate 1106, a first electrode layer 902 over the substrate 1106, and a second electrode layer 1302 over the substrate 1106. The modulator further comprises a reflective surface 901 which is substantially parallel to the first electrode layer 902 and is coupled to the second electrode layer 1302. The reflective surface 901 is movable between a first position and a second position. The first position of the reflective surface 901 is a first distance from the first electrode layer 902. The second position of the reflective surface 901 is a second distance from the first electrode layer 902.


In certain embodiments, as shown in FIG. 7B, the first electrode layer 902 of each modulator is fixed, and is positioned in proximity to the substrate 1106. The first electrode layers 902 of the array are arranged in rows. These rows are not shown in FIG. 7A, but they correspond to the three rows of modulators shown in FIG. 7A. The first electrode layers 902 of each row are electrically connected to one another, but are electrically insulated from the first electrode layers 902 of the other rows.


In certain embodiments, the second electrode layer 1302 of each modulator comprises at least a portion of the moving layer above the first electrode layer 902. In the embodiment schematically illustrated by FIG. 7A, the second electrode layer 1302 comprises the whole moving layer. In certain embodiments, the second electrode layers 1302 of the array are patterned so as to separate the second electrode layers 1302 of each column of modulators from the second electrode layers 1302 of adjacent columns of modulators. Thus, the second electrode layers 1302 of the array are arranged in columns. For example, in the embodiment schematically illustrated by FIG. 7A, the second electrode layers 1302 have straps or tethers 1300 at the four corners of the second electrode layer 1302 of each modulator. The tethers 1300 mechanically couple the second electrode layers 1302 to the support posts 202 at the corners of the modulators. The tethers 1300 also electrically couple the second electrode layers 1302 of adjacent modulators within a column, while the second electrode layers 1302 are electrically insulated from the second electrode layers 1302 of the other columns. Other second electrode layers 1302 compatible with embodiments described herein, have spring structures rather than the tethers 1300 of FIG. 7A.


In certain embodiments, as schematically illustrated by FIGS. 7A and 7B, the reflective surface 901 of each modulator is mechanically coupled to the second electrode layer 1302 of the corresponding modulator by a support member 1200. Certain other embodiments comprise a plurality of support members which mechanically couple the reflective surface 901 to the second electrode layer 1302. Thus, when the modulator is activated, the reflective surface 901 is moved between the first position and the second position relative to the first electrode layer 902 along a direction 903 substantially perpendicular to the reflective surface 901.


In certain embodiments, each modulator of the array further comprises a conductive bus layer. At least a portion of the conductive bus layer is electrically coupled to at least one of the first electrode layer 902 and the second electrode layer 1302. The reflective surface 901 moves between the first position and the second position in response to a voltage applied to the conductive bus layer.


The conductive bus layer 600 of certain embodiments comprises a conductive material, including but not limited to, metals, composites, and alloys. Exemplary conductive materials for the conductive bus layer 600 include, but are not limited to, titanium, chromium, nickel, and aluminum. In certain embodiments, the thickness of the conductive bus layer 600 is in a range between approximately 0.1 micron and approximately 2 microns measured in a direction that is parallel to the direction 903 in FIG. 7B. Other thicknesses are also compatible with embodiments described herein.


In certain embodiments, as shown in FIG. 7A, the conductive bus layer 600 is positioned above the second electrode layer 1302. The conductive bus layers 600 of the modulators form a plurality of conductive bars, which in the exemplary embodiment illustrated in FIG. 7A, are located above the second electrode layers 1302. The conductive bars of each row are electrically connected to one another and electrically insulated from the conductive bars of the other rows. In certain embodiments, each conductive bar provides electrical connections between a row driver and the first electrode layers 902 of a corresponding row of modulators. In certain embodiments, the width of the conductive bars running along the rows is in a range between approximately 4 microns and approximately 10 microns measured in a direction that is perpendicular to the direction 903 in FIG. 7B. Other widths are also compatible with embodiments described herein.


In the exemplary embodiment illustrated in FIGS. 7A-7C, the conductive bus layer 600 of a modulator is electrically coupled to the first electrode layer 902 of the modulator by a conductive portion of one or more of the support posts 202 of the modulator. The support posts 202 provide structural support for the moving layer and the second electrode layer 1302. In certain embodiments, the conductive portions of the support posts 202 are electrically coupled to both the conductive bus layer 600 and the first electrode layer 902, but are electrically insulated from the second electrode layer 1302 by insulating material 603, as shown in FIG. 7B.



FIG. 7C schematically illustrates a support post 202 of the 3×3 portion of the interferometric modulator display of FIG. 7A compatible with embodiments described herein. The tethers 1300 are mechanically coupled to the support post 202, but are electrically insulated from the conductive bus layer 600 and from the electrically conductive portion 700 of the support post 200. The electrically conductive portion 700 of the support post 200 electrically couples the conductive bus layer 600 to the first electrode layer 902. As shown in FIG. 7C, the electrically conductive portion 700 of the support post 200 has a generally circular shape, as illustrated by the concentric dashed lines. In certain other embodiments, the conductive portion 700 has other cross-sectional shapes (e.g., square). In certain embodiments, the conductive portion 700 is tubular, cylindrical, or solid. Embodiments of the conductive portion 700 may have a uniform or non-uniform cross-section between the conductive bus layers 600 and the first electrode layers 902.


Advantageously, for the embodiments schematically illustrated by FIGS. 7A, 7B, and 7C, the conductive bus layer 600 is positioned over the second electrode layer 1302 and away from the optical path of light entering or being reflected from the interferometric modulator. Thus, the conductive bus layer 600 of such embodiments does not interfere with the optical properties of the interferometric modulator. Furthermore, the conductive bus layer 600 advantageously provides an electrical path between the row driver electronics of the interferometric modulator array and the first electrode layer 902 which has significantly lower electrical resistance than do other electrical paths of other configurations (e.g., the first electrode layers 902 of a row of interferometric modulators connected in series with one another), thereby advantageously reducing the RC time constant as compared to these other configurations.


The conductive bus layer 600 of certain embodiments is positioned at various locations relative to the other portions of the display of interferometric modulators. In certain embodiments, as schematically illustrated by FIG. 7A, the conductive bus layer 600 is over the second electrode layer 1302. As described below, in certain other embodiments, the conductive bus layer 600 is positioned within or adjacent to the first electrode layer 902, or between the first electrode layer 902 and the second electrode layer 1302. The conductive bus layer 600 can also be located below the first electrode layer 902, or in substantially the same plane as the second electrode layer 1302. Other configurations of the conductive bus layer 600 are also compatible with embodiments described herein.



FIG. 8A schematically illustrates an exemplary 3×3 portion of an interferometric modulator display having interferometric modulators in which the conductive bus layer 800 is located above the second electrode layer 1302 and is electrically coupled to the second electrode layer 1302. FIG. 8B shows a cross-sectional view of the 3×3 portion of the interferometric modulator display of FIG. 8A. In certain embodiments, as shown in FIG. 8A, the conductive bus layers 800 of a column of modulators of the display are coupled together to form a plurality of conductive bars. The conductive bar of each column electrically connects the second electrode layers 1302 of the column to one another, and the conductive bar of each column is electrically insulated from the conductive bars of the other columns.


In certain embodiments, each conductive bar provides electrical connections between a column driver and the second electrode layers 1302 of the corresponding column of modulators. In certain embodiments, each conductive bus layer 800 is electrically connected to the corresponding second electrode layers 1302 at one or more locations. As illustrated in FIG. 8B, the conductive bus layer 800 is connected to the second electrode layer 1302 over the support posts 202. In certain embodiments, the width of the conductive bars running along the columns is in a range between approximately 4 microns and approximately 10 microns measured in a direction that is perpendicular to the direction 903 in FIG. 8B. Other widths are also compatible with embodiments described herein. Advantageously, the conductive bus layer 800 provides an electrical path between the column driver electronics of the interferometric modulator array which has significantly lower electrical resistance than do other electrical paths of other configurations (e.g., the second electrode layers 1302 of a column of interferometric modulators connected in series with one another), thereby advantageously reducing the RC time constant as compared to other configurations.



FIG. 9A schematically illustrates an exemplary 3×3 portion of an interferometric modulator display having interferometric modulators in which the conductive bus layer 900 is located between the first electrode layer 902 and the second electrode layer 1302. FIG. 9B shows a cross-sectional view of the 3×3 portion of the interferometric modulator display of FIG. 9A. In the exemplary embodiment illustrated in FIG. 9A, the conductive bus layer 900 is located below the second electrode layer 1302 and is a conductive portion of the support posts 202. In the embodiment schematically illustrated by FIG. 9B, each conductive bus layer 900 is electrically coupled to each first electrode layer 902 of a row of interferometric modulators and is electrically isolated from the first electrode layers 902 of the other rows of interferometric modulators.


The conductive bus layer 900 of certain such embodiments electrically connects a row driver and the first electrode layers 902 of a corresponding row of interferometric modulators. The row driver selectively applies voltages through the conductive bus layer 900 to the first electrode layers 902 of the interferometric modulators of a row of the display. The conductive bus layer 900 provides an electrical path that has significantly lower electrical resistance than configurations which electrically connect rows of interferometric modulators only through the first electrode layers 902.



FIG. 9C schematically illustrates an exemplary 3×3 portion of an interferometric modulator display having interferometric modulators with a conductive bus layer 1000 located adjacent to and electrically coupled to the first electrode layers 902 of a corresponding row of interferometric modulators. FIG. 9D shows a cross-sectional view of the 3×3 portion of the interferometric modulator display of FIG. 9C. The conductive bus layer 1000 of certain such embodiments electrically connects a row driver and the first electrode layers 902 of a corresponding row of interferometric modulators, thereby providing an electrical path between the row driver and the interferometric modulator that has significantly lower electrical resistance than other configurations which electrically connect rows of interferometric modulators only through the first electrode layers 902. In the exemplary embodiment illustrated in FIG. 9D, the conductive bus layer 1000 is positioned between the support posts 202 and near the periphery of an underlying first electrode layer 902. The conductive bus layer 1000 is electrically coupled to the underlying first electrode layer 902.


The material for the conductive bus layer 1000 is selected to enhance the conductivity across the first electrode layers 902. In certain embodiments, the conductive bus layer 1000 comprises aluminum or other conductive material. Unlike the first electrode layers 902 of certain embodiments, the material selected for the conductive bus layer 1000 may be opaque. In certain embodiments, the conductive bus layer 1000 has a width in a range between approximately 4 microns and approximately 10 microns measured in a direction that is perpendicular to the direction 903 in FIG. 9D.


In certain embodiments, a dielectric layer 906 is located between the conductive bus layer 1000 and the reflective surface layers 901. The dielectric layer 906 of certain such embodiments advantageously prevents contact between the conductive bus layer 1000 and the reflective surface layer 901 of the interferometric modulator.


In certain embodiments, locating the conductive bus layer 1000 below the reflective surface layer 901 may adversely impact the optical performance of the interferometric modulator by blocking at least a portion of the incoming and reflected light of the interferometric modulator. To reduce the visual impact of the conductive bus layer 1000 on the optical performance of the interferometric modulator, conductive bus layers 1000 with smaller widths measured in a direction that is perpendicular to the direction 903 in FIG. 9D can be utilized.



FIG. 9E shows a cross-sectional view of another embodiment of the 3×3 portion of the interferometric modulator display of FIG. 9C. The interferometric modulators of the display illustrated by FIG. 9E have a mask material 1002 generally aligned with the conductive bus layers 1000 of the interferometric modulators and located between the conductive bus layers 1000 and the viewing side of the 3×3 interferometric modulator display. The mask material 1002 is a generally opaque and optically absorbing material with a sufficient width to block incoming light from impinging onto the conductive bus layers 1000. In the embodiment illustrated in FIG. 9E, the mask material 1002 is a generally coplanar in a layer 1004 with an optically transmittive material (e.g., SiO2) which transmits incoming light to the modulators and reflected light from the modulators.



FIG. 10A schematically illustrates an exemplary 3×3 portion of an interferometric modulator display having interferometric modulators with a first conductive bus layer 1100 located over the second electrode layer 1302 and a second conductive bus layer 1102 located over the first conductive bus layer 1100. FIG. 10B shows a cross-sectional view of the 3×3 interferometric modulator display of FIG. 10A. The first conductive bus layer 1100 is electrically coupled through a conductive portion of at least one support post 202 to the first electrode layers 902 of a row of interferometric modulators. The second conductive bus layer 1102 is electrically coupled to the second electrode layers 1302 of a column of interferometric modulators. The first conductive bus layer 1100 is electrically isolated from the second conductive bus layer 1102 via insulating portions 605 of the support posts 202.


In FIG. 10B, the first conductive bus layer 1100 is electrically coupled to the first electrode layer 902 through a conductive portion of one or more support posts 202. The second conductive bus layer 1102 is electrically coupled to the second electrode layer 1302 at locations over one or more support posts 202.


In certain embodiments, the lower resistance path provided by the conductive bus layers advantageously reduces the RC time constant of the circuit. Exemplary RC times for a plurality of interferometric modulators having their first electrode layers 902 electrically coupled in series can range from 5 microseconds to 100 microseconds, depending on the number of interferometric modulators. This same plurality of interferometric modulators may have a resistance of as high as 30-50 ohms/square. The use of the conductive bus layers to electrically connect row and column drivers to the corresponding first electrode layers 902 and second electrode layers 1302 of the plurality of interferometric modulators can reduce the electrical resistance of the circuit, thereby reducing the RC time constant.


Method of Manufacture Conductive Bus Over the Mechanical Layer


An exemplary series of processing steps for forming a conductive bus structure located above a second electrode layer 1302 is schematically illustrated in FIGS. 11(A)-11(Q). FIG. 11(A) shows the deposit of a black mask 1800 over a substrate 1106. In certain embodiments, the black mask 1800 comprises molybdenum.



FIG. 11(B) shows the black mask 1800 patterned and etched to form islands on top of the substrate 1106. FIG. 11(C) shows the deposit of an oxide layer 1802 over the black mask 1800 and the substrate 1106, and the deposition of a metal layer 904 and a first electrode layer 902 over the oxide layer 1802. In certain embodiments, the metal layer 904 comprises chromium and the first electrode layer 902 comprises indium-tin-oxide (ITO).



FIG. 11(D) show the first electrode layer 902 and the metal layer 904 being patterned and etched to form electrodes and interferometric modulators compatible with columns, rows, or other useful configurations in accordance with the display design. In the exemplary embodiment illustrated in FIGS. 11(A)-11(Q), the first electrode layer 902 is usable as a column electrode.


A dielectric (e.g., silicon oxide) layer 906 is formed over the metal layer 904, the first electrode layer 902, and the oxide layer 1802, as illustrated in FIG. 11(D).



FIG. 11(E) shows the formation of a sacrificial layer 1804. The sacrificial layer 1804 determines the dimension of the cavity over which the reflective surface 901 is suspended. The interference properties of the cavities are directly affected by their depth. Certain embodiments having color interferometric modulators construct modulators having cavities of differing depths which provide the resultant quiescent colors of red, green and blue. To produce these varying cavity dimensions, a different thickness of the sacrificial layer 1804 is deposited for each of the different colored interferometric modulators.


For example, in certain embodiments, a first sacrificial layer is deposited, masked and patterned, with the first sacrificial layer defining the area of a first modulator. A second sacrificial layer is then be deposited and patterned to define the combined area of the first modulator defined above and a second modulator. The combined thicknesses of the first sacrificial layer and the second sacrificial layer in the area of the first interferometric modulator is larger than the thickness of the second sacrificial layer in the area of the second interferometric modulator. Subsequently, in certain embodiments, a third sacrificial layer is formed over the second sacrificial layer defining the combined area of the first, second, and third interferometric modulator for each set of colored interferometric modulators. This third sacrificial layer need not be patterned in certain embodiments, since its thickness will be included in all three of the modulators of the set of colored interferometric modulators.


The three individual sacrificial layers described here may be of different thicknesses. In this way, the first modulator of the set of colored interferometric modulators would have a cavity depth equal to the combined thicknesses of the three sacrificial layers. The second modulator of the set of colored interferometric modulators would have a cavity depth equal to the combined thicknesses of two of the three sacrificial layers. The third modulator of the set of colored interferometric modulators would have a cavity depth equal to the thickness of one of the three sacrificial layers. When the sacrificial layers are removed, the cavity dimensions will vary according to the various combined thicknesses of the three sacrificial layers, resulting in three different colors such as red, green and blue.



FIG. 11(F) illustrates the deposition of a reflective surface layer 1901 over the dielectric layer 906. In FIG. 11(G), the reflective surface layer 1901 was patterned and etched to form islands of the reflective surface layer 1901.



FIG. 11(H) illustrates the deposition of a sacrificial layer 1810 over the reflective surface layer 1901 and the dielectric layer 906. In certain embodiments, the sacrificial layer 1810 comprises molybdenum.


In FIG. 11(I) the sacrificial layer 1810 has been patterned and etched to form conductive bus holes 1812 and reflective surface layer holes 1814. The conductive bus holes 1812 extend through the sacrificial layer 1810 and intervening layers to the first electrode layer 902. The reflective surface layer holes 1814 extend through the sacrificial layer 1810 to the reflective surface layer 1901.


In FIG. 11(J), a conductive layer 1816 is deposited over the sacrificial layer 1810 and in the conductive bus holes 1812 and the reflective surface layer holes 1814. The conductive layer 1816 is electrically coupled to the first electrode layer 902 through the conductive bus holes 1812. The conductive layer 1816 is also electrically coupled to the reflective surface layer 1901 through the reflective surface layer holes 1814.


In FIG. 11(K), the conductive layer 1816 is patterned and etched to form a conductive bus structure 1820 and reflective surface layer connectors 1818. The reflective surface layer connectors 1818 illustrated in FIG. 11(K) are electrically isolated from the conductive bus structure 1820.


In FIG. 11(L), a dielectric layer 1824 is deposited. In FIG. 11(M), the dielectric layer 1824 is patterned and etched to remove portions of the dielectric layer 1824 in regions located between the conductive bus structure 1820 and the reflective surface layer connectors 1818.



FIG. 11(N) illustrates the deposition of a sacrificial layer 1826. In FIG. 11(O), the sacrificial layer 1826 is patterned and etched to form landings 1828 for a second electrode layer 1302. In FIG. 11(P), the second electrode layer 1302 has been deposited, patterned, and etched. In FIG. 11(Q), the sacrificial layers 1804, 1810, 1826 are removed, resulting in the interferometric modulator having the bus structure 1820.


Alone, or in combination with the features described above, the capacitance of the interferometric modulators can be reduced. Reducing the capacitance of the circuit reduces the RC time constant.


Refresh Rate


The time required to charge and discharge or change the applied voltage across the first electrode layer 902 and the second electrode layer 1302 affects the refresh rate of the display. For example, a decrease in the reaction time of the second electrode layer 1302 to changes in the applied voltage allows the display to refresh in less time. A faster refreshing display can provide a less noticeable transition between subsequent frames.


Image Resolution


In certain embodiments, the use of a conductive bus structure comprising complex routing lines along the backside of an array of interferometric modulators improves gray scale display techniques. Techniques for displaying a gray scale image include the subdividing of pixels into a plurality of interferometric modules or smaller sub-pixels. By having more sub-pixels in each pixel, deeper grayscales can be achieved. However, increasing the number of sub-pixels increases the complexity of the required routing to the row and column drivers located at the perimeter of the display array.


In certain embodiments, the use of a conductive bus structure improves the gray scale display. In temporal modulation, each interferometric modulator of a grayscale image is pulsed or rapidly refreshed so that the viewer perceives the display to be exhibiting variations in intensity level. In certain embodiments, the refresh or modulation rate of the interferometric modulator is increased with the incorporation of one or more of the modifications described above. The refresh rate can be calculated by the following calculation:

T_line=Trc+T_interferometric modulator

where T_line is the time to update 1 line;


T_rc is the RC time for the line;


T_interferometric modulator is the mechanical response time of the interferometric modulator.


Then:

T_refresh=n_rows×T_line

where T_refresh is the time it takes to update the entire screen;


n_rows is the number of rows on the display


Then:

Screen Refresh Rate=1/T_refresh

where Screen Refresh Rate is the update rate of the entire display, typically in Hz.


Thus, as T_rc is decreased with the use of the conductive bus, T_line decreases and T_refresh decreases. As T_refresh decreases, the Screen Refresh Rate increases and enhances temporal modulation.


Referring back to FIGS. 7A and 7B, the first electrode layer 902 has an intrinsic conductivity depending on the material selected for the first electrode layer 902. The electrical circuit resistance of the interferometric modulator can be reduced by utilizing a material for the first electrode 902 that has a higher conductivity. In certain embodiments, the material selected for the first electrode layer 902 comprises zinc tin oxide (ZnTO) which has a higher conductivity as compared to indium tin oxide (ITO).


The thickness of the first electrode layer 902 may vary. In certain embodiments, the thickness may be between 300 angstroms and 2,000 angstroms measured in a direction that is parallel to the direction 903 in FIG. 7B. Other thicknesses of the first electrode layer 902 may be used.


A material with a low dielectric constant can be selected for the oxide layer or dielectric material 906 that separates the first electrode layer 902 from the second electrode layer 1302. The dielectric electrically insulates the second electrode layer 1302 from the first electrode layer 902 allowing a charge or voltage to be stored between the first and second electrode layers. The dielectric layer 906 further allows the voltage or charge to form an electro-static force that acts upon the second electrode layer 1302. A material having a low dielectric constant advantageously reduces the RC time constant of the electrical circuit. For example, a low dielectric constant (K) material can have a lower dielectric constant than a dielectric made from silicon dioxide (3.8). In certain embodiments, the dielectric constant of the dielectric layer 906 is as low as 2.0.


Reduce Capacitance


Different and additional materials can be added to reduce the capacitance of the electrical circuit. In certain embodiments, the material selected for the dielectric layer 906 can reduce the capacitance of the electrical circuit. These materials include spun-on-glass, SiN, SiO2, AlO2, and composites of one or more of these materials.


In certain embodiments, a second dielectric layer 104 is provided between the metal layer 904 and the first electrode layer 902. In certain embodiments, as illustrated in FIG. 12, the second dielectric layer 104 is located between the metal layer 904 and the first electrode layer 902. This added dielectric layer 104 is in addition to the dielectric or oxide layer 906. In such embodiments, the dielectric layer 104 separates the optical functions of the metal layer 904 from the electrical functions of the first electrode layer 902. In certain embodiments, this configuration does not adversely impact the image quality of the display.


In certain embodiments of interferometric modulators, the reduction in capacitance due to the addition of the second dielectric layer 104 is a function of the thicknesses of the dielectric layer 906 and the second dielectric layer 104 when the reflective surface 901 is in the ‘near’ position. In certain embodiments, the two dielectric layers 906, 104 comprise the same material, while in other embodiments, the two dielectric layers comprise different materials. The capacitance of an interferometric modulator can be approximated by the equation below when the dielectric layer 906 and the second dielectric layer 104 are the same material.

Capacitance˜(Area of the reflective surface 901)×(Dielectric Constant)×(Permittivity Constant)/(Thickness of Top Dielectric 906+Thickness of Bottom Dielectric 104).


In certain embodiments, the thickness of the dielectric layer 906 may vary. As illustrated in FIG. 13, the dielectric layer 906 comprises one or more air gaps 1900 embedded within the dielectric layer 906.



FIGS. 14 and 17 illustrate an array of adjacent interferometric modulators 110 arranged in rows and columns, each having a center portion of the first electrode layer 902 that is electrically isolated from a peripheral portion of the first electrode layer 902. In certain embodiments, cuts in the first electrode layer 902 separate the center portion from the peripheral portion. In certain such embodiments, the area of the portion of the first electrode layer 902 participating in the driving of the interferometric modulator is reduced, thereby reducing the capacitance of the circuit.


In certain embodiments, only the peripheral portion contributes to the electrically active area of the first electrode layer 902. In certain such embodiments, the peripheral portions are electrically connected to a conductive bus structure. In certain other embodiments, only the center portion contributes to the electrically active area of the first electrode layer 902. In certain such embodiments, the center portions are electrically connected to a conductive bus structure. FIGS. 15 and 16 are cross-sections of two adjacent interferometric modulators from FIG. 14 having an electrically active center portion 902(a) which is electrically isolated from a peripheral portion 902(b) of both interferometric modulators.



FIG. 17 illustrates an array of interferometric modulators 112 arranged in rows and columns, each interferometric modulator 112 having a first electrode layer 902 with a column portion 902(c) that is electrically isolated from two peripheral portions 902(d), 902(e) of the first electrode layer 902. In certain embodiments, one or more of the peripheral portions 902(c), 902(d), 902(e) contribute to the electrically active area of the first electrode layer 902 and one or more of the peripheral portions 902(c), 902(d), 902(e) do not contribute to the electrically active area of the first electrode layer 902. FIG. 18 is a cross-section view of two interferometric modulators 112 from FIG. 17 having electrically active peripheral portions 902(d), 902(e) electrically isolated from non-electrically active column portions 902(c) of both interferometric modulators.



FIGS. 19 and 20 illustrate an embodiment of an interferometric modulator having a first electrode layer 902 comprising more than two electrically active areas 404(a)-(e). Together, the electrically active areas 404(a)-(e) and the second electrode layer 1302 form an electrostatic force which pulls the second electrode layer 1302 towards the electrically active areas 404(a)-(e). As the second electrode layer 1302 moves towards the electrically active areas 404(a-(e), the reflective surface 901 moves a corresponding distance relative to the substrate 1106 and the metal layer 904. The movement of the reflective surface 901 turns the interferometric modulator ‘ON’ or ‘OFF’ as described above. By decoupling the two functions, the area of the electrically active portion of the optical layer (or of the mechanical layer) can be reduced to be smaller than the area of the optical portion of the optical layer (or of the mechanical layer).


Reduce Power Consumption


An additional benefit of reducing the resistance or capacitance of the circuit is a reduction in power consumption. For example, to charge and discharge an array of interferometric modulators, the column and row drivers require power to charge and discharge the interferometric modulators. By reducing the capacitance of the individual interferometric modulators, the row and column drivers can apply a lower voltage when activating each interferometric modulator. In certain embodiments, a reduction in the activation voltage is achieved by changing the mechanical stiffness of the interferometric module and/or affecting the strength of the electrostatic force within the interferometric modulator.


For example, geometric changes of the interferometric module can reduce the mechanical stiffness of the second electrode layer 1302. Exemplary geometric changes include increasing the spacing between adjacent support posts 202 or changing the shape of the second electrode layer 1302. In certain embodiments, increasing the nominal spacing between support posts 202 increases the flexibility of the second electrode layer 1302 attached thereto. This increase in flexibility allows the second electrode layer 1302 and the reflective surface 901 to change states in response to the column or row driver applying a lower activation voltage.


In certain embodiments, as shown in FIG. 21, the geometry of the second electrode layer 1302 can be changed so as to simulate a mechanical spring. The mechanical spring design de-couples the reflective surface 901 from the second electrode layer 1302. Tethers 120 constitute a spring portion while the reflective surface 901 moves up and down. In certain embodiments, the reflective surface 901 comprises a portion of a rigid body, such as a reflective surface layer. In this way, the tethers 120 and reflective surface 901 are decoupled in that movement of one does not substantially affect the other.


The selection of the material for the second electrode layer 1302 can affect the activation voltage. Selecting a more compliant material increases the flexibility of the second electrode layer 1302. In this way, in certain embodiments, the row and column drivers apply a lower activation voltage and still achieve the desired reflective surface layer displacement. In certain embodiments, the second electrode layer 1302 comprises a more compliant material such as aluminum to allow the reflective surface layer 901 to respond to a lower activation voltage than does a second electrode layer 1302 comprising nickel. Other exemplary materials that could be used for the second electrode layer 1302 include, but are not limited to, Cr, Cu, composites made of oxides and metal (for example, Silicon Nitride encased by aluminum), organic films reinforced by metal (for example, photoresist plated with any of the metal examples). The mechanical stiffness of the second electrode layer 1302 can be further decreased by reducing the thickness of the second electrode layer 1302. In certain embodiments, the second electrode layer 1302 has a thickness of about 500 angstroms.


Another technique in certain embodiments for reducing the activation voltage is to change the strength of the electric field created between the first electrode layer 902 and the second electrode layer 1302. The strength of the electric field is increased by patterning the first electrode layer 902 to reduce the amount of electrically active area. In this way, the area of the interferometric modulator which forms the electrically active portion is reduced. Patterning the electrode by decreasing the electrically active area as illustrated in FIGS. 14-18 has the effect of increasing the actuation voltage assuming all other parameters are held constant.


The activation voltage can be further reduced in certain embodiments by selecting materials for the one or more dielectric layers 906 that have higher dielectric constants. To first order, the relationship between dielectric constant and actuation voltage is:

1/(K^½).


The voltage is inversely proportional to the square root of the dielectric constant. Thus, as the constant is increased, it takes less voltage to pull the second electrode layer 1302 towards the first electrode layer 902. Materials with higher dielectric constants increase the resulting electrostatic attraction between the first and second electrode layers.


One possible pixel configuration 602 in accordance with certain embodiments is shown in FIG. 22. This view is as seen by the viewer from the front surface of a substrate 106, and is comprised of nine elements, three for each of the colors red, green and blue. The modulators 1400(a), 1400(b), 1400(c) may correspond to red, 1400(d), 1400(e), 1400(f) to green and 1400(g), 1400(h), 1400(i) to blue, as shown. The array of interferometric modulators in the embodiment schematically illustrated by FIG. 22 is arranged in an N×N matrix so as to provide a display surface for an image.


The three different colors (red, green, and blue) may be achieved in certain embodiments by varying the distance between the mirror and the optical stack. When a voltage is applied to the modulators, they may all move a uniform distance towards the electrode or they may all move different distances toward the electrode. Indeed, all nine modulators may traverse the entire cavity and move to a near position that brings them into direct contact with the substrate 106. The dimensions of the cavities in the quiescent state are shown by the vertical dimensions 1500, 1600 and 1700, in FIGS. 23, 24 and 25, respectively. In one embodiment, the vertical dimensions 1500, 1600, and 1700 are 4000 angstroms, 3000 angstroms, and 2000 angstroms, respectively.


Interferometric modulators are minuscule, typically 25-60 microns on a side (400-1,000 dots per inch). Therefore, in certain embodiments, many interferometric modulators elements can be ganged and driven together as a pixel, or sub-pixel in a monochrome, color, or grayscale display. For example, each interferometer modulator can correspond to a single display pixel in a monochrome display. For color or grayscale displays, the color or intensity of each interferometric modulator in certain embodiments is determined by the size of the air gap between the optical and mechanical layers. Multiple sub-elements having different intensities or colors form a grayscale or color pixel. To create a flat panel display, a large array of interferometric modulators are fabricated in the desired format (for example, 5″ full color VGA) and packaged.


The reflective surface 901 of modulator 1400(a) in certain embodiments may have back supports, a flex layer and support post interfaces designed to cause the reflective surface 901 to settle at a distance 1500. The reflective surface 901 of modulator 1400(d) in certain embodiments may have back supports, a flex layer, and support post interfaces designed to cause the reflective surface layer to settle at a distance 1600 that is less than distance 1500. Finally, the reflective surface layer 901 of modulator 1400(g) in certain embodiments may have back supports, a flex layer and support post interfaces designed to cause the reflective surface layer to settle at a distance 1700 that is less than the distance 1600. In this way, controlling the mechanical properties and/or the physical restraints of the supports in certain embodiments results in three different cavity dimensions, and thus three different pixel colors are created.


Alternatively, the differing characteristics of the flex layer and supports could be manipulated to cause the reflective surface layer 901 to move different distances upon application of the same voltage. As yet another alternative, the modulators could all have the same structures, but differing voltages applied for differing colors.


While the above detailed description has shown, described, and pointed out novel features of the invention as applied to various embodiments, it will be understood that various omissions, substitutions, and changes in the form and details of the device or process illustrated may be made by those skilled in the art without departing from the spirit of the invention. Methods for incorporating the features described above with the interferometric modulators will be readily apparent to one having ordinary skill in the art. Further, one or more of these features may be adapted to work with any of the embodiments, as well as other configurations of the interferometric modulators. As will be recognized, the present invention may be embodied within a form that does not provide all of the features and benefits set forth herein, as some features may be used or practiced separately from others.

Claims
  • 1. A display apparatus, comprising: a substrate;a plurality of movable elements;a first electrode layer over the substrate, the first electrode layer including a plurality of first electrodes each having a first electrical resistance;a second electrode layer over the substrate, the second electrode layer including a plurality of second electrodes each having a second electrical resistance; anda conductive bus layer having a third electrical resistance lower than the first electrical resistance or the second electrical resistance, at least a portion of the conductive bus layer electrically coupled to at least one of the first electrode layer and the second electrode layer.
  • 2. The display apparatus of claim 1, wherein the plurality of first electrodes are arranged in rows.
  • 3. The display apparatus of claim 1, wherein the plurality of second electrodes are arranged in columns.
  • 4. The display apparatus of claim 1, wherein the at least a portion of the conductive bus layer is electrically coupled to the first electrode layer.
  • 5. The display apparatus of claim 4, further comprising a row driver electrically connected to the conductive bus layer.
  • 6. The display apparatus of claim 1, wherein the at least a portion of the conductive bus layer is electrically coupled to the second electrode layer.
  • 7. The display apparatus of claim 6, further comprising a column driver electrically connected to the conductive bus layer.
  • 8. The display apparatus of claim 1, wherein the conductive bus layer includes a first conductive bus layer electrically coupled to the first electrode layer and a second conductive bus layer electrically coupled to the second electrode layer.
  • 9. The display apparatus of claim 1, wherein the conductive bus layer includes a conductive metal.
  • 10. The display apparatus of claim 9, wherein the conductive metal is aluminum (Al) or chromium (Cr).
  • 11. The display apparatus of claim 1, wherein the conductive bus layer has a width between about 4 microns and about 10 microns when measured in a direction substantially normal to a surface of the substrate.
  • 12. The display apparatus of claim 1, wherein the plurality of first electrodes are arranged in rows, wherein the plurality of second electrodes are arranged in columns, and wherein the rows and the columns are arranged substantially perpendicular to each other in an array.
  • 13. The display apparatus of claim 1, wherein each of the plurality of movable elements are capable of moving independently of each other.
  • 14. The display apparatus of claim 1, wherein the substrate is transparent.
  • 15. The display apparatus of claim 1, further comprising a circuit electrically connected to the conductive bus layer.
  • 16. The display apparatus of claim 1, wherein the first electrode layer or the second electrode layer includes indium-tin-oxide (ITO) or a conductive dielectric material.
  • 17. The display apparatus of claim 16, wherein the conductive dielectric material is silicon oxide.
  • 18. The display apparatus of claim 1, further comprising: a display;a processor capable of communicating with said display, the processor capable of processing image data; anda memory device capable of communicating with said processor.
  • 19. A display device, comprising: a plurality of structures, each structure including: first electrode layers arranged in rows and having both a first electrical resistance and a first electrical conductance, andsecond electrode layers arranged in columns and having both a second electrical resistance and a second electrical conductance; anda conductive bus layer interconnecting the plurality of structures, at least a portion of the conductive bus layer electrically coupled to the first electrode layers or the second electrode layers,wherein the conductive bus layer has a third electrical resistance lower than the first electrical resistance or the second electrical resistance,wherein each of the plurality of structures further includes a movable element, andwherein each of the plurality of movable elements are capable of moving independently of each other.
  • 20. The display device of claim 19, wherein the conductive bus layer has a third electrical conductance greater than the first electrical conductance or the second electrical conductance.
  • 21. The display device of claim 19, wherein the conductive bus layer includes a conductive metal.
  • 22. The display device of claim 21, wherein the conductive metal is aluminum (Al) or chromium (Cr).
  • 23. The display device of claim 19, further comprising a circuit electrically connected to the conductive bus.
  • 24. The display device of claim 19, wherein each of the first electrode layers or each of the second electrode layers include indium-tin-oxide (ITO) or a conductive dielectric material.
  • 25. The display device of claim 24, wherein the conductive dielectric material is silicon oxide.
CLAIM OF PRIORITY

This application is a continuation of U.S. application Ser. No. 13/155,264, filed on Jun. 7, 2011, now U.S. Pat. No. 8,390,547, which is a continuation of U.S. application Ser. No. 11/875,613, filed on Oct. 19, 2007, now U.S. Pat. No. 7,982,700, which is a continuation of U.S. application Ser. No. 11/057,045, filed on Feb. 11, 2005, now U.S. Pat. No. 7,289,259, which claims the benefit of U.S. Provisional Application No. 60/613,372, filed on Sep. 27, 2004, the disclosures of each of which are incorporated herein by reference in their entireties.

US Referenced Citations (650)
Number Name Date Kind
2534846 Ambrose et al. Dec 1950 A
2590906 Tripp Apr 1952 A
2677714 Auwarter May 1954 A
3037189 Barrett et al. May 1962 A
3210757 Jacob Oct 1965 A
3247392 Thelen Apr 1966 A
3296530 Brooks Jan 1967 A
3439973 Bernt et al. Apr 1969 A
3443854 Herbert May 1969 A
3653741 Marks Apr 1972 A
3656836 De Cremoux et al. Apr 1972 A
3679313 Rosenberg Jul 1972 A
3701586 Goetz Oct 1972 A
3725868 Malmer et al. Apr 1973 A
3728030 Hawes Apr 1973 A
3813265 Marks May 1974 A
3886310 Guldberg May 1975 A
3955190 Teraishi May 1976 A
3955880 Lierke May 1976 A
4048039 Daxinger Sep 1977 A
4099854 Decker et al. Jul 1978 A
4196396 Smith Apr 1980 A
4228437 Shelton Oct 1980 A
4287449 Takeda et al. Sep 1981 A
4377324 Durand et al. Mar 1983 A
4389096 Hori et al. Jun 1983 A
4392711 Moraw et al. Jul 1983 A
4403248 te Velde Sep 1983 A
4421381 Ueda et al. Dec 1983 A
4441789 Pohlack Apr 1984 A
4441791 Hornbeck Apr 1984 A
4445050 Marks Apr 1984 A
4459182 Te Velde Jul 1984 A
4482213 Piliavin et al. Nov 1984 A
4497974 Deckman et al. Feb 1985 A
4498953 Cook et al. Feb 1985 A
4500171 Penz et al. Feb 1985 A
4506955 Kmetz Mar 1985 A
4518959 Ueda et al. May 1985 A
4519676 Te Velde May 1985 A
4531126 Sadones Jul 1985 A
4560435 Brown et al. Dec 1985 A
4566935 Hornbeck Jan 1986 A
4571603 Hornbeck et al. Feb 1986 A
4596992 Hornbeck Jun 1986 A
4615595 Hornbeck Oct 1986 A
4626840 Glasper et al. Dec 1986 A
4655554 Armitage Apr 1987 A
4662746 Hornbeck May 1987 A
4663083 Marks May 1987 A
4666254 Itoh et al. May 1987 A
4681403 Te Velde et al. Jul 1987 A
4705361 Frazier et al. Nov 1987 A
4710732 Hornbeck Dec 1987 A
4748366 Taylor May 1988 A
4779959 Saunders Oct 1988 A
4786128 Birnbach Nov 1988 A
4790635 Apsley Dec 1988 A
4822993 Dillon et al. Apr 1989 A
4856863 Sampsell et al. Aug 1989 A
4857978 Goldburt et al. Aug 1989 A
4859060 Katagiri et al. Aug 1989 A
4864290 Waters Sep 1989 A
4900136 Goldburt et al. Feb 1990 A
4900395 Syverson et al. Feb 1990 A
4925259 Emmett May 1990 A
4937496 Neiger et al. Jun 1990 A
4954789 Sampsell Sep 1990 A
4956619 Hornbeck Sep 1990 A
4965562 Verhulst Oct 1990 A
4973131 Carnes Nov 1990 A
4980775 Brody Dec 1990 A
4982184 Kirkwood Jan 1991 A
5018256 Hornbeck May 1991 A
5022745 Zahowski et al. Jun 1991 A
5028939 Hornbeck et al. Jul 1991 A
5037173 Sampsell et al. Aug 1991 A
5044736 Jaskie et al. Sep 1991 A
5061049 Hornbeck Oct 1991 A
5062689 Koehler Nov 1991 A
5075796 Schildkraut et al. Dec 1991 A
5078479 Vuilleumier Jan 1992 A
5079544 DeMond et al. Jan 1992 A
5083857 Hornbeck Jan 1992 A
5091983 Lukosz Feb 1992 A
5096279 Hornbeck et al. Mar 1992 A
5099353 Hornbeck Mar 1992 A
5124834 Cusano et al. Jun 1992 A
5136669 Gerdt Aug 1992 A
5142405 Hornbeck Aug 1992 A
5142414 Koehler Aug 1992 A
5153771 Link et al. Oct 1992 A
5162787 Thompson et al. Nov 1992 A
5164858 Aguilera, Jr. et al. Nov 1992 A
5168406 Nelson Dec 1992 A
5170156 DeMond et al. Dec 1992 A
5170283 O'Brien et al. Dec 1992 A
5172262 Hornbeck Dec 1992 A
5179274 Sampsell Jan 1993 A
5192395 Boysel et al. Mar 1993 A
5192946 Thompson et al. Mar 1993 A
5206629 DeMond et al. Apr 1993 A
5206632 Dupont et al. Apr 1993 A
5212582 Nelson May 1993 A
5214419 DeMond et al. May 1993 A
5214420 Thompson et al. May 1993 A
5216537 Hornbeck Jun 1993 A
5226099 Mignardi et al. Jul 1993 A
5228013 Bik Jul 1993 A
5231532 Magel et al. Jul 1993 A
5233385 Sampsell Aug 1993 A
5233456 Nelson Aug 1993 A
5233459 Bozler et al. Aug 1993 A
5254980 Hendrix et al. Oct 1993 A
5272473 Thompson et al. Dec 1993 A
5278652 Urbanus et al. Jan 1994 A
5280277 Hornbeck Jan 1994 A
5285196 Gale Feb 1994 A
5287096 Thompson et al. Feb 1994 A
5293272 Jannson et al. Mar 1994 A
5296950 Lin et al. Mar 1994 A
5305640 Boysel et al. Apr 1994 A
5311360 Bloom et al. May 1994 A
5312513 Florence et al. May 1994 A
5315370 Bulow May 1994 A
5323002 Sampsell et al. Jun 1994 A
5324683 Fitch et al. Jun 1994 A
5325116 Sampsell Jun 1994 A
5326426 Tam et al. Jul 1994 A
5326430 Cronin et al. Jul 1994 A
5327286 Sampsell et al. Jul 1994 A
5331454 Hornbeck Jul 1994 A
5339116 Urbanus et al. Aug 1994 A
5345328 Fritz et al. Sep 1994 A
5355357 Yamamori et al. Oct 1994 A
5358601 Cathey Oct 1994 A
5365283 Doherty et al. Nov 1994 A
5381232 Van Wijk Jan 1995 A
5381253 Sharp et al. Jan 1995 A
5401983 Jokerst et al. Mar 1995 A
5405490 Park et al. Apr 1995 A
5411769 Hornbeck May 1995 A
5444566 Gale et al. Aug 1995 A
5446479 Thompson et al. Aug 1995 A
5448314 Heimbuch et al. Sep 1995 A
5452024 Sampsell Sep 1995 A
5452138 Mignardi et al. Sep 1995 A
5454906 Baker et al. Oct 1995 A
5457493 Leddy et al. Oct 1995 A
5457566 Sampsell et al. Oct 1995 A
5459602 Sampsell Oct 1995 A
5459610 Bloom et al. Oct 1995 A
5461411 Florence et al. Oct 1995 A
5461516 Kawano et al. Oct 1995 A
5471341 Warde et al. Nov 1995 A
5474865 Vasudev Dec 1995 A
5489952 Gove et al. Feb 1996 A
5497172 Doherty et al. Mar 1996 A
5497197 Gove et al. Mar 1996 A
5499037 Nakagawa et al. Mar 1996 A
5499062 Urbanus Mar 1996 A
5500635 Mott Mar 1996 A
5500761 Goossen et al. Mar 1996 A
5506597 Thompson et al. Apr 1996 A
5515076 Thompson et al. May 1996 A
5517347 Sampsell May 1996 A
5523803 Urbanus et al. Jun 1996 A
5526051 Gove et al. Jun 1996 A
5526172 Kanack Jun 1996 A
5526327 Cordova, Jr. Jun 1996 A
5526688 Boysel et al. Jun 1996 A
5535047 Hornbeck Jul 1996 A
5544268 Bischel et al. Aug 1996 A
5548301 Kornher et al. Aug 1996 A
5550373 Cole et al. Aug 1996 A
5551293 Boysel et al. Sep 1996 A
5552924 Tregilgas Sep 1996 A
5552925 Worley Sep 1996 A
5559358 Burns et al. Sep 1996 A
5561523 Blomberg et al. Oct 1996 A
5563398 Sampsell Oct 1996 A
5567334 Baker et al. Oct 1996 A
5570135 Gove et al. Oct 1996 A
5579149 Moret et al. Nov 1996 A
5581272 Conner et al. Dec 1996 A
5583688 Hornbeck Dec 1996 A
5589852 Thompson et al. Dec 1996 A
5597736 Sampsell Jan 1997 A
5600383 Hornbeck Feb 1997 A
5602671 Hornbeck Feb 1997 A
5606441 Florence et al. Feb 1997 A
5608468 Gove et al. Mar 1997 A
5610438 Wallace et al. Mar 1997 A
5610624 Bhuva Mar 1997 A
5610625 Sampsell Mar 1997 A
5614937 Nelson Mar 1997 A
5619059 Li et al. Apr 1997 A
5619365 Rhoads et al. Apr 1997 A
5619366 Rhoads et al. Apr 1997 A
5629790 Neukermans et al. May 1997 A
5633652 Kanbe et al. May 1997 A
5636052 Arney et al. Jun 1997 A
5636185 Brewer et al. Jun 1997 A
5638084 Kalt Jun 1997 A
5638946 Zavracky Jun 1997 A
5641391 Hunter et al. Jun 1997 A
5646729 Koskinen et al. Jul 1997 A
5646768 Kaeiyama Jul 1997 A
5650881 Hornbeck Jul 1997 A
5654741 Sampsell et al. Aug 1997 A
5657099 Doherty et al. Aug 1997 A
5659374 Gale, Jr. et al. Aug 1997 A
5661591 Lin et al. Aug 1997 A
5661592 Bornstein et al. Aug 1997 A
5665997 Weaver et al. Sep 1997 A
5673139 Johnson Sep 1997 A
5677785 Koo et al. Oct 1997 A
5683591 Offenberg Nov 1997 A
5699074 Sutherland et al. Dec 1997 A
5699181 Choi Dec 1997 A
5703710 Brinkman et al. Dec 1997 A
5710656 Goossen Jan 1998 A
5719068 Suzawa et al. Feb 1998 A
5726480 Pister Mar 1998 A
5734177 Sakamoto Mar 1998 A
5739945 Tayebati Apr 1998 A
5740150 Uchimaru et al. Apr 1998 A
5745193 Urbanus et al. Apr 1998 A
5745281 Yi et al. Apr 1998 A
5751469 Arney et al. May 1998 A
5771116 Miller et al. Jun 1998 A
5784190 Worley Jul 1998 A
5784212 Hornbeck Jul 1998 A
5786927 Greywall Jul 1998 A
5793504 Stoll Aug 1998 A
5808780 McDonald Sep 1998 A
5808781 Arney et al. Sep 1998 A
5818095 Sampsell Oct 1998 A
5825528 Goossen Oct 1998 A
5835255 Miles Nov 1998 A
5838484 Goossen et al. Nov 1998 A
5842088 Thompson Nov 1998 A
5867302 Fleming Feb 1999 A
5870221 Goossen Feb 1999 A
5893624 Matsuhira et al. Apr 1999 A
5905482 Hughes et al. May 1999 A
5912758 Knipe et al. Jun 1999 A
5914804 Goossen Jun 1999 A
5920417 Johnson Jul 1999 A
5920418 Shiono et al. Jul 1999 A
5920471 Rajagopalan et al. Jul 1999 A
5943158 Ford et al. Aug 1999 A
5959763 Bozler et al. Sep 1999 A
5961848 Jacquet et al. Oct 1999 A
5963788 Barron et al. Oct 1999 A
5986796 Miles Nov 1999 A
5994174 Carey et al. Nov 1999 A
5999242 Walton et al. Dec 1999 A
6028689 Michalicek et al. Feb 2000 A
6028690 Carter et al. Feb 2000 A
6031653 Wang Feb 2000 A
6038056 Florence et al. Mar 2000 A
6040937 Miles Mar 2000 A
6046659 Loo et al. Apr 2000 A
6046840 Huibers Apr 2000 A
6049317 Thompson et al. Apr 2000 A
6055090 Miles Apr 2000 A
6056406 Park May 2000 A
6061075 Nelson et al. May 2000 A
6097145 Kastalsky et al. Aug 2000 A
6099132 Kaeriyama Aug 2000 A
6100861 Cohen et al. Aug 2000 A
6100872 Aratani et al. Aug 2000 A
6113239 Sampsell et al. Sep 2000 A
6115014 Aoki et al. Sep 2000 A
6124851 Jacobson Sep 2000 A
6142358 Cohn et al. Nov 2000 A
6147680 Tareev Nov 2000 A
6147790 Meier et al. Nov 2000 A
6158156 Patrick Dec 2000 A
6160833 Floyd et al. Dec 2000 A
6171945 Mandal et al. Jan 2001 B1
6172797 Huibers Jan 2001 B1
6180428 Peeters et al. Jan 2001 B1
6195196 Kimura et al. Feb 2001 B1
6201633 Peeters et al. Mar 2001 B1
6215221 Cabuz et al. Apr 2001 B1
6232936 Gove et al. May 2001 B1
6239777 Sugahara et al. May 2001 B1
6242932 Hembree Jun 2001 B1
6243149 Swanson et al. Jun 2001 B1
6262697 Stephenson Jul 2001 B1
6282010 Sulzbach et al. Aug 2001 B1
6288472 Cabuz et al. Sep 2001 B1
6288824 Kastalsky Sep 2001 B1
6295154 Laor et al. Sep 2001 B1
6297811 Kent et al. Oct 2001 B1
6301000 Johnson Oct 2001 B1
6316289 Chung Nov 2001 B1
6323982 Hornbeck Nov 2001 B1
6323987 Rinaudo et al. Nov 2001 B1
6327071 Kimura Dec 2001 B1
6331909 Dunfield Dec 2001 B1
6335235 Bhakta et al. Jan 2002 B1
6335831 Kowarz et al. Jan 2002 B2
6342970 Sperger et al. Jan 2002 B1
6351329 Greywall Feb 2002 B1
6356254 Kimura Mar 2002 B1
6356378 Huibers Mar 2002 B1
6358021 Cabuz Mar 2002 B1
6376787 Martin et al. Apr 2002 B1
6377233 Colgan et al. Apr 2002 B2
6381022 Zavracky Apr 2002 B1
6384952 Clark et al. May 2002 B1
6392618 Kimura et al. May 2002 B1
6400738 Tucker et al. Jun 2002 B1
6407851 Islam et al. Jun 2002 B1
6417868 Bock et al. Jul 2002 B1
6428173 Dhuler et al. Aug 2002 B1
6433917 Mei et al. Aug 2002 B1
6437583 Tartagni et al. Aug 2002 B1
6438282 Takeda et al. Aug 2002 B1
6447126 Hornbeck Sep 2002 B1
6449084 Guo Sep 2002 B1
6452712 Atobe et al. Sep 2002 B2
6456420 Goodwin-Johansson Sep 2002 B1
6465355 Horsley Oct 2002 B1
6466190 Evoy Oct 2002 B1
6466354 Gudeman Oct 2002 B1
6466358 Tew Oct 2002 B2
6473072 Comiskey et al. Oct 2002 B1
6473274 Maimone et al. Oct 2002 B1
6480177 Doherty et al. Nov 2002 B2
6496122 Sampsell Dec 2002 B2
6507384 Endo et al. Jan 2003 B1
6519073 Goossen Feb 2003 B1
6525867 Oakley et al. Feb 2003 B1
6545335 Chua et al. Apr 2003 B1
6548908 Chua et al. Apr 2003 B2
6549338 Wolverton et al. Apr 2003 B1
6552840 Knipe Apr 2003 B2
6556338 Han et al. Apr 2003 B2
6574033 Chui et al. Jun 2003 B1
6589625 Kothari et al. Jul 2003 B1
6597490 Tayebati Jul 2003 B2
6600201 Hartwell et al. Jul 2003 B2
6606175 Sampsell et al. Aug 2003 B1
6608268 Goldsmith Aug 2003 B1
6624944 Wallace et al. Sep 2003 B1
6625047 Coleman, Jr. Sep 2003 B2
6630786 Cummings et al. Oct 2003 B2
6632698 Ives Oct 2003 B2
6635919 Melendez et al. Oct 2003 B1
6642913 Kimura et al. Nov 2003 B1
6643069 Dewald Nov 2003 B2
6650455 Miles Nov 2003 B2
6657386 Koshio et al. Dec 2003 B2
6657832 Williams et al. Dec 2003 B2
6660656 Cheung et al. Dec 2003 B2
6661561 Fitzpatrick et al. Dec 2003 B2
6666561 Blakley Dec 2003 B1
6674033 Wang Jan 2004 B1
6674090 Chua et al. Jan 2004 B1
6674562 Miles et al. Jan 2004 B1
6674563 Chui et al. Jan 2004 B2
6680792 Miles Jan 2004 B2
6698295 Sherrer Mar 2004 B1
6700554 Ham et al. Mar 2004 B2
6707594 Holmes Mar 2004 B2
6710908 Miles et al. Mar 2004 B2
6738194 Ramirez et al. May 2004 B1
6741377 Miles May 2004 B2
6741383 Huibers et al. May 2004 B2
6741384 Martin et al. May 2004 B1
6741503 Farris et al. May 2004 B1
6744335 Ryhanen et al. Jun 2004 B2
6747785 Chen et al. Jun 2004 B2
6747800 Lin Jun 2004 B1
6753937 Grupp Jun 2004 B2
6768555 Chen Jul 2004 B2
6775174 Huffman et al. Aug 2004 B2
6778034 Nir et al. Aug 2004 B2
6778155 Doherty et al. Aug 2004 B2
6784956 Matsumoto et al. Aug 2004 B2
6791735 Stappaerts Sep 2004 B2
6794119 Miles Sep 2004 B2
6809788 Yamada et al. Oct 2004 B2
6811267 Allen et al. Nov 2004 B1
6813059 Hunter et al. Nov 2004 B2
6813060 Garcia et al. Nov 2004 B1
6819469 Koba Nov 2004 B1
6822628 Dunphy et al. Nov 2004 B2
6829132 Martin et al. Dec 2004 B2
6836366 Flanders et al. Dec 2004 B1
6841081 Chang et al. Jan 2005 B2
6844959 Huibers et al. Jan 2005 B2
6849471 Patel et al. Feb 2005 B2
6853129 Cummings et al. Feb 2005 B1
6855610 Tung et al. Feb 2005 B2
6859218 Luman et al. Feb 2005 B1
6861277 Monroe et al. Mar 2005 B1
6862022 Slupe Mar 2005 B2
6862029 D'Souza et al. Mar 2005 B1
6862127 Ishii Mar 2005 B1
6864882 Newton Mar 2005 B2
6867896 Miles Mar 2005 B2
6870581 Li et al. Mar 2005 B2
6870654 Lin et al. Mar 2005 B2
6882458 Lin et al. Apr 2005 B2
6882461 Tsai et al. Apr 2005 B1
6885409 Stephenson et al. Apr 2005 B2
6891588 Kawachi et al. May 2005 B2
6891658 Whitehead et al. May 2005 B2
6912022 Lin et al. Jun 2005 B2
6913942 Patel et al. Jul 2005 B2
6917459 Nikkel et al. Jul 2005 B2
6940630 Xie Sep 2005 B2
6947200 Huibers Sep 2005 B2
6952303 Lin et al. Oct 2005 B2
6958847 Lin Oct 2005 B2
6959990 Penn Nov 2005 B2
6960305 Doan et al. Nov 2005 B2
6980350 Hung et al. Dec 2005 B2
6982820 Tsai Jan 2006 B2
6983135 Tsai et al. Jan 2006 B1
6983820 Boast et al. Jan 2006 B2
6999225 Lin et al. Feb 2006 B2
7002726 Patel et al. Feb 2006 B2
7006272 Tsai Feb 2006 B2
7008812 Carley Mar 2006 B1
7009754 Huibers Mar 2006 B2
7027204 Trisnadi et al. Apr 2006 B2
7034981 Makigaki Apr 2006 B2
7046422 Kimura et al. May 2006 B2
7053737 Schwartz et al. May 2006 B2
7072093 Piehl et al. Jul 2006 B2
7075700 Muenter Jul 2006 B2
7113339 Taguchi et al. Sep 2006 B2
7119945 Kothari et al. Oct 2006 B2
7123216 Miles Oct 2006 B1
7126738 Miles Oct 2006 B2
7126741 Wagner et al. Oct 2006 B2
7130104 Cummings Oct 2006 B2
7135643 Van Haaster et al. Nov 2006 B2
7161728 Sampsell et al. Jan 2007 B2
7184202 Miles et al. Feb 2007 B2
7198873 Geh et al. Apr 2007 B2
7198973 Lin et al. Apr 2007 B2
7205722 Koshio et al. Apr 2007 B2
7221495 Miles et al. May 2007 B2
7236284 Miles Jun 2007 B2
7245285 Yeh et al. Jul 2007 B2
7250930 Hoffman et al. Jul 2007 B2
7265809 Dunn et al. Sep 2007 B2
7277143 Funahata et al. Oct 2007 B2
7289259 Chui et al. Oct 2007 B2
7298437 Edwards et al. Nov 2007 B2
7301704 Miles Nov 2007 B2
7302157 Chui Nov 2007 B2
7304784 Chui et al. Dec 2007 B2
7310121 Hirakata et al. Dec 2007 B2
7321456 Cummings Jan 2008 B2
7321457 Heald Jan 2008 B2
7324176 Dunn et al. Jan 2008 B2
7327510 Cummings et al. Feb 2008 B2
7370185 Piehl et al. May 2008 B2
7372613 Chui et al. May 2008 B2
7372619 Miles May 2008 B2
7385762 Cummings Jun 2008 B2
7420725 Kothari Sep 2008 B2
7439943 Nakanishi Oct 2008 B2
7459402 Doan et al. Dec 2008 B2
7460291 Sampsell et al. Dec 2008 B2
7476327 Tung et al. Jan 2009 B2
7492503 Chui Feb 2009 B2
7508566 Feenstra et al. Mar 2009 B2
7532377 Miles May 2009 B2
7532381 Miles et al. May 2009 B2
7535621 Chiang May 2009 B2
7542198 Kothari Jun 2009 B2
7550794 Miles et al. Jun 2009 B2
7554711 Miles Jun 2009 B2
7564612 Chui Jul 2009 B2
7567373 Chui et al. Jul 2009 B2
7612932 Chui et al. Nov 2009 B2
7630121 Endisch et al. Dec 2009 B2
7656391 Kimura et al. Feb 2010 B2
7672035 Sampsell et al. Mar 2010 B2
7684106 Sampsell Mar 2010 B2
7692844 Miles Apr 2010 B2
7704772 Tung et al. Apr 2010 B2
7738157 Miles Jun 2010 B2
7808694 Miles Oct 2010 B2
7826120 Miles Nov 2010 B2
7830586 Miles Nov 2010 B2
7830587 Miles Nov 2010 B2
7830588 Miles Nov 2010 B2
7839557 Chui et al. Nov 2010 B2
7852544 Sampsell Dec 2010 B2
7852545 Miles Dec 2010 B2
7872792 Miles Jan 2011 B2
7889415 Kothari Feb 2011 B2
7893919 Kothari et al. Feb 2011 B2
7898722 Miles Mar 2011 B2
7944599 Chui et al. May 2011 B2
7948671 Tung et al. May 2011 B2
7982700 Chui et al. Jul 2011 B2
8008736 Kothari Aug 2011 B2
8035883 Kothari Oct 2011 B2
8035884 Miles Oct 2011 B2
8059326 Miles Nov 2011 B2
8081369 Miles Dec 2011 B2
8243360 Kothari Aug 2012 B2
8390547 Chui et al. Mar 2013 B2
8638491 Kothari Jan 2014 B2
20010003487 Miles Jun 2001 A1
20010028503 Flanders et al. Oct 2001 A1
20010043171 Van Gorkom et al. Nov 2001 A1
20020014579 Dunfield Feb 2002 A1
20020021485 Pilossof Feb 2002 A1
20020027636 Yamada Mar 2002 A1
20020054424 Miles May 2002 A1
20020070931 Ishikawa Jun 2002 A1
20020075555 Miles Jun 2002 A1
20020114558 Nemirovsky Aug 2002 A1
20020126364 Miles Sep 2002 A1
20020139981 Young Oct 2002 A1
20020146200 Kudrle et al. Oct 2002 A1
20020149828 Miles Oct 2002 A1
20020149834 Mei et al. Oct 2002 A1
20020149850 Heffner et al. Oct 2002 A1
20020154422 Sniegowski et al. Oct 2002 A1
20020167072 Andosca Nov 2002 A1
20020167730 Needham et al. Nov 2002 A1
20020186483 Hagelin et al. Dec 2002 A1
20020197761 Patel et al. Dec 2002 A1
20030011864 Flanders Jan 2003 A1
20030015936 Yoon et al. Jan 2003 A1
20030016428 Kato et al. Jan 2003 A1
20030029705 Qiu et al. Feb 2003 A1
20030035196 Walker Feb 2003 A1
20030043157 Miles Mar 2003 A1
20030053078 Missey et al. Mar 2003 A1
20030054924 Amore Mar 2003 A1
20030119221 Cunningham et al. Jun 2003 A1
20030123125 Little Jul 2003 A1
20030138669 Kojima et al. Jul 2003 A1
20030156315 Li et al. Aug 2003 A1
20030173504 Cole et al. Sep 2003 A1
20030202264 Weber et al. Oct 2003 A1
20030202265 Reboa et al. Oct 2003 A1
20030202266 Ring et al. Oct 2003 A1
20030210851 Fu et al. Nov 2003 A1
20040008396 Stappaerts Jan 2004 A1
20040008438 Sato Jan 2004 A1
20040027671 Wu et al. Feb 2004 A1
20040027701 Ishikawa Feb 2004 A1
20040043552 Strumpell et al. Mar 2004 A1
20040056742 Dabbaj Mar 2004 A1
20040066477 Morimoto et al. Apr 2004 A1
20040075967 Lynch et al. Apr 2004 A1
20040076802 Tompkin et al. Apr 2004 A1
20040080035 Delapierre Apr 2004 A1
20040100594 Huibers et al. May 2004 A1
20040100677 Huibers et al. May 2004 A1
20040124483 Partridge et al. Jul 2004 A1
20040125281 Lin et al. Jul 2004 A1
20040125347 Patel et al. Jul 2004 A1
20040136045 Tran Jul 2004 A1
20040140557 Sun et al. Jul 2004 A1
20040145049 McKinnell et al. Jul 2004 A1
20040145811 Lin et al. Jul 2004 A1
20040147056 McKinnell et al. Jul 2004 A1
20040147198 Lin et al. Jul 2004 A1
20040148009 Buzzard et al. Jul 2004 A1
20040150939 Huff Aug 2004 A1
20040160143 Shreeve et al. Aug 2004 A1
20040174583 Chen et al. Sep 2004 A1
20040175577 Lin et al. Sep 2004 A1
20040179281 Reboa Sep 2004 A1
20040179445 Park et al. Sep 2004 A1
20040184134 Makigaki Sep 2004 A1
20040184766 Kim et al. Sep 2004 A1
20040188599 Viktorovitch et al. Sep 2004 A1
20040201908 Kaneko Oct 2004 A1
20040207897 Lin Oct 2004 A1
20040209195 Lin Oct 2004 A1
20040212026 Van Brocklin et al. Oct 2004 A1
20040217264 Wood et al. Nov 2004 A1
20040217378 Martin et al. Nov 2004 A1
20040217919 Pichl et al. Nov 2004 A1
20040218251 Piehl et al. Nov 2004 A1
20040218334 Martin et al. Nov 2004 A1
20040227493 Van Brocklin et al. Nov 2004 A1
20040233503 Kimura Nov 2004 A1
20040240138 Martin et al. Dec 2004 A1
20040245588 Nikkel et al. Dec 2004 A1
20040259010 Kanbe Dec 2004 A1
20050001797 Miller et al. Jan 2005 A1
20050001828 Martin et al. Jan 2005 A1
20050002082 Miles Jan 2005 A1
20050003667 Lin et al. Jan 2005 A1
20050014374 Partridge et al. Jan 2005 A1
20050024557 Lin Feb 2005 A1
20050035699 Tsai Feb 2005 A1
20050036095 Yeh et al. Feb 2005 A1
20050038950 Adelmann Feb 2005 A1
20050042117 Lin Feb 2005 A1
20050046919 Taguchi et al. Mar 2005 A1
20050046922 Lin et al. Mar 2005 A1
20050046948 Lin Mar 2005 A1
20050057442 Way Mar 2005 A1
20050068583 Gutkowski et al. Mar 2005 A1
20050068627 Nakamura et al. Mar 2005 A1
20050069209 Damera-Venkata et al. Mar 2005 A1
20050078348 Lin Apr 2005 A1
20050117190 Iwauchi et al. Jun 2005 A1
20050117623 Shchukin et al. Jun 2005 A1
20050122306 Wilcox et al. Jun 2005 A1
20050128543 Phillips et al. Jun 2005 A1
20050133761 Thielemans Jun 2005 A1
20050168849 Lin Aug 2005 A1
20050179378 Oooka et al. Aug 2005 A1
20050195462 Lin Sep 2005 A1
20050239275 Muthukumar et al. Oct 2005 A1
20050275930 Patel et al. Dec 2005 A1
20060007517 Tsai Jan 2006 A1
20060017379 Su et al. Jan 2006 A1
20060017689 Faase et al. Jan 2006 A1
20060022966 Mar Feb 2006 A1
20060027636 Pinchot Feb 2006 A1
20060038643 Xu et al. Feb 2006 A1
20060044654 Vandorpe et al. Mar 2006 A1
20060066926 Kwak et al. Mar 2006 A1
20060066936 Chui et al. Mar 2006 A1
20060067633 Gally et al. Mar 2006 A1
20060076311 Tung et al. Apr 2006 A1
20060082863 Piehl et al. Apr 2006 A1
20060220160 Miles Oct 2006 A1
20070020948 Piehl et al. Jan 2007 A1
20070153860 Chang-Hasnain et al. Jul 2007 A1
20080297880 Steckl et al. Dec 2008 A1
20090174651 Jacobson et al. Jul 2009 A1
20110019380 Miles Jan 2011 A1
20110026096 Miles Feb 2011 A1
20110080632 Miles Apr 2011 A1
20110170166 Miles Jul 2011 A1
20110170167 Miles Jul 2011 A1
20110188110 Miles Aug 2011 A1
20140192395 Kothari Jul 2014 A1
Foreign Referenced Citations (89)
Number Date Country
4108966 Sep 1992 DE
10228946 Jan 2004 DE
0 035 299 Sep 1983 EP
0310176 Apr 1989 EP
0361981 Apr 1990 EP
0 668 490 Aug 1995 EP
0667548 Aug 1995 EP
0693683 Jan 1996 EP
0 695 959 Feb 1996 EP
0788005 Aug 1997 EP
0 879 991 Nov 1998 EP
0921419 Jun 1999 EP
0 969 306 Jan 2000 EP
0 986 077 Mar 2000 EP
1 122 577 Aug 2001 EP
1126256 Aug 2001 EP
1170618 Jan 2002 EP
1 205 782 May 2002 EP
1 227 346 Jul 2002 EP
1 275 997 Jan 2003 EP
1 403 212 Mar 2004 EP
1435336 Jul 2004 EP
1439515 Jul 2004 EP
1 473 581 Nov 2004 EP
1473691 Nov 2004 EP
1484635 Dec 2004 EP
1928028 Jun 2008 EP
2824643 Nov 2002 FR
56-088111 Jul 1981 JP
62082454 Apr 1987 JP
03-180890 Aug 1991 JP
04-276721 Oct 1992 JP
04309925 Nov 1992 JP
5-49238 Feb 1993 JP
5-281479 Oct 1993 JP
5275401 Oct 1993 JP
H06138638 May 1994 JP
H06222290 Aug 1994 JP
H06289438 Oct 1994 JP
H07270613 Oct 1995 JP
08-051230 Feb 1996 JP
8292382 Nov 1996 JP
9127439 May 1997 JP
H10186249 Jul 1998 JP
H112764 Jan 1999 JP
11-211999 Aug 1999 JP
2000 147262 May 2000 JP
2000214804 Aug 2000 JP
2000306515 Nov 2000 JP
2001-221913 Aug 2001 JP
2001 249283 Sep 2001 JP
2002-062490 Feb 2002 JP
2002040238 Feb 2002 JP
2002040339 Feb 2002 JP
2002062493 Feb 2002 JP
2002174721 Jun 2002 JP
2002-221678 Aug 2002 JP
2002277771 Sep 2002 JP
2003-340795 Feb 2003 JP
2003 177336 Jun 2003 JP
2003195201 Jul 2003 JP
2004-012642 Jan 2004 JP
2004157527 Jun 2004 JP
2004-212638 Jul 2004 JP
2004-212680 Jul 2004 JP
2004235465 Aug 2004 JP
2004286825 Oct 2004 JP
2005 279831 Oct 2005 JP
2005-308871 Nov 2005 JP
2007 027150 Feb 2007 JP
157313 May 1991 TW
468057 Dec 2001 TW
WO-9503562 Feb 1995 WO
WO 9814804 Apr 1998 WO
WO 9843129 Oct 1998 WO
WO 9859382 Dec 1998 WO
WO 0153113 Jul 2001 WO
WO 0224570 Mar 2002 WO
WO 02086582 Oct 2002 WO
WO-02079853 Oct 2002 WO
WO-03014789 Feb 2003 WO
WO-03054925 Jul 2003 WO
WO-03069404 Aug 2003 WO
WO-03085728 Oct 2003 WO
WO 03105198 Dec 2003 WO
WO-2004042687 May 2004 WO
WO-2005006364 Jan 2005 WO
WO-2005010566 Feb 2005 WO
WO 2006036386 Apr 2006 WO
Non-Patent Literature Citations (72)
Entry
Akasaka Y., “Three-Dimensional IC Trends,” Proceedings of IEEE, 1986, vol. 74 (12), pp. 1703-1714.
Aratani K, et al., “Process and Design Considerations for Surface Micromachined Beams for a Tuneable Interferometer Array in Silicon,” Proc. IEEE Microelectromechanical workshop fort Lauderdale FL, 1993, 230-235.
Aratani K. et al., “Surface Micromachined Tuneable Interferometer Array,” Sensors and Actuators A,Elsevier Sequoia S.A., Lausanne, CH, A, 1993, 43(1/3), 17-23.
Austrian Search Report for Ex144/2005 dated Aug. 11, 2005.
Austrian Search Report No. 140/2005, dated Jul. 15, 2005.
Austrian Search Report No. 150/2005, dated Jul. 29, 2005.
Austrian Search Report No. 161/2005, dated Jul. 15, 2005.
Austrian Search Report No. 162/2005, dated Jul. 14, 2005.
Austrian Search Report No. 164/2005, dated Jul. 4, 2005.
Austrian Search Report No. 66/2005 Dated May 9 2005.
Bass, M., et al., Handbook of Optics vol. I: Fundamentals, Techniques, and Design. Second Edition, McGraw-Hill, Inc., New York, 1995, pp. 2.29-2.36.
Butler, et al., “An Embedded Overlay Concept for Microsystems Packaging,” IEEE Transactions on Advanced Packaging IEEE, 2000, vol. 23(4), 617-622.
Chiou, et al., “A Novel Capacitance Control Design of Tunable Capacitor using Multiple Electrostatic Driving Electrodes,” IEEE Nanoelectronics and Giga-Scale Systems , 2001, 319-324.
European Search Report—EP13172916—Search Authority—The Hague—Oct. 9, 2013.
Fan, et al., “Channel Drop Filters in Photonic Crystals,” Optics Express, 1998, vol. 3(1), pp. 4-11.
Fork, et al., “P-67 Chip on Glass Bonding using Stressed Metal TM Technology,” SID 05 Digest, 2005, 534-537.
Giles, et al., “A Silicon Mems Optical Switch Attenuator And its Use in Lightwave Subsystems,” IEEE Journal of Selected Topics in Quantum Electronics, 1999, 5 (1), 18-25.
Goossen, et al., “Silicon Modulator Based On Mechnically-Active Anti-Reflection Layer With 1Mbit/Sec Capability for Fiber-In-The-Loop Applications,” IEEE Photonics Technology Letters, 1994, 1119-1121.
Goossen K.W. et al., “Possible Display Applications Of the Silicon Mechanical Antireflection Switch,” Society for Information Display, 1994.
Goossen K.W., “MEMS-Based Variable Optical Interference Devices, IEEE/Lens International Conference on Optical Mems,” Conference Digest, Piscataway, NJ, USA, IEEE Aug. 21, 2000, pp. 17-18.
Gosch, “West Germany Grabs the Lead in X-Ray Lithography,” Electronics, 1987, 78-80.
Howard, et al., “Nanometer-Scale Fabrication Techniques,” VLSI Electronics: Microstructure Science, 1982, vol. 5, 145-153, 166-173.
Ibbotson, et al., “Comparison of XeF.sub.2 and F-atom Reactions with Si and SiO.sub.2,” Applied Physics Letters, 1984, 44(12), 1129-1131.
Jackson, “Classical Electrodynamics,” John Wiley & Sons Inc, 1962, pp. 568-573.
Joannopoulos, et al., “Photonic Crystals Molding the Flow of Light,” Princeton University Press, 1995.
Johnson, “Optical Scanners,” Microwave Scanning Antennas, 1964, vol. 1(2), 251-261.
Kim, et al., “Control of Optical Transmission Through Metals Perforated With Subwave-Length Hole Arrays,” Optic Letters, 1999, vol. 24(4), 256-258.
Light Over Matter Circle No. 36, Jun. 1993.
Lin, et al., “Free-Space Micromachined Optical Switches for Optical NetWorking,” IEEE Journal of Selected Topics in Quantum Electronics, 1999, vol. 5(1), 4-9.
Little, et al., “Vertically Coupled Microring Resonator Channel Dropping Filter,” IEEE Photonics Technology Letters, 1999, 11(2), 215-217.
Londergan, et al., “Advanced processes for MEMS-based displays,” Proceedings of the Asia Display, 2007, SID, 1, 107-112.
Magel G.A., “Integrated Optic Devices using Micromachined Metal Membranes,” SPIE, 1996, vol. 2686, 54-63.
Nagami, et al., “Plastic Cell Architecture: Towards Reconfigurable Computing for General-Purpose, 0-8186-8900,” IEEE, 1998, 68-77.
Newsbreaks, “Quantum-trench devices might operated at terahertz frequencies”, Laser Focus World, May 1993.
Oliner, “Radiating Elements and Mutual Coupling,” Microwave Scanning Antennas, 1966, vol. 2, 131-157 and pp. 190-194.
Peerlings et al., “Long Resonator Micromachined Tunable GaAs-A1As Fabry-Perot Filter,” IEEE Photonics Technology Letters, IEEE Service Center, 1997, vol. 9(9), 1235-1237.
Raley, et al., “A Fabry-Perot Microinterferometer for Visible Wavelengths,” IEEE Solid-State Sensor and Actuator Workshop, 1992, 170-173.
Schnakenberg, et al., “TMAHW Etchants for Silicon Micromachining,” International Conference on Solid State Sensors and Actuators-Digest of Technical Papers, 1991, 815-818.
Science and Technology, The Economist, pp. 89-90, (May 1999).
Sperger, et al., “High Performance Patterned All-Dielectric Interference Colour Filter for Display Applications,” SID Digest, 1994, 81-83.
Stone J.M., “Radiation and Optics, An Introduction to the Classic Theory,” 1963, McGraw-Hill, pp. 340-343.
Taiwan Search Report—TW094129141—TIPO—May 23, 2013.
U.S. Appl. No. 08/554,630 filed Nov. 6, 1995 by Miles, Mark W.
Walker, et al., “Electron-Beam-Tunable Interference Filter Spatial Light Modulator,” Optics Letters, 1988, vol. 13(5), 345-347.
Wang, et al., “Flexible Circuit-Based RF MEMS Switches,” Proceedings of 2001 ASME International Mechanical Engineering Congress and Exposition, Nov. 11-16, 2001 pp. 757-762.
Williams, et al., “Etch Rates for Micromachining Processing,” Journal of Microelectromechanical Systems, 1996, vol. 5(4), 256-269.
Winters, et al., “The Etching of Silicon with XeF2 Vapor,” Applied Physics Letters, 1979, vol. 34(1), 70-73.
Winton et al., “A novel way to capture solar energy,” Chemical Week, pp. 17-18 (May 15, 1985).
Wu, et al., “Design of a Reflective Color LCD using Optical Interference Reflectors,” Asia Display, Changchun Institute of Physics, 1995, 929-931.
Wu, et al., “MEMS Designed for Tunable Capacitors,” Microwave Symposium Digest, IEEE MTT-S Int'l., 1998, vol. 1, 127-129.
Zhou et al., “Waveguide Panel Display Using Electromechanism Spatial Modulators,” SID Digest, 1998, vol. XXIX.
Billard, Tunable Capacitor, 5th Annual Review of LETI, Jun. 24, 2003, p. 7.
Brosnihan et al., Jun. 2003, Optical IMEMS—a fabrication process for MEMS optical switches with integrated on-chip electronic, Transducers, Solid-State Sensors, Actuators and Microsystems, 12th International Conference 2003, 2(8-12):1638-1642.
Cacharelis et al., 1997, A Reflective-mode PDLC Light Valve Display Technology, Proceedings of European Solid State Device Research Conference (ESSDERC), pp. 596-599.
Conner, Hybrid Color Display Using Optical Interference Filter Array, SID Digest, pp. 577-580 (1993).
Hohlfeld et al., Jun. 2003, Micro-machined tunable optical filters with optimized band-pass spectrum, 12th International Conference on Transducers, Solid-State Sensors, Actuators and Microsystems, 2:1494-1497.
Jerman et al., A Miniature Fabry-Perot Interferometer with a Corrugated Silicon Diaphragm Support, (1988).
Jerman et al., Miniature Fabry-Perot Interferometers Micromachined in Silicon for Use in Optical Fiber WDM Systems, Transducers, San Francisco, Jun. 24-27, 1991, Proceedings on the Int'l. Conf. on Solid State Sensors and Actuators, Jun. 24, 1991, pp. 372-375.
Kowarz et al., Conformal grating electromechanical system (GEMS) for high-speed digital light modulation, Proceedings of the IEEEE 15th. Annual International Conference on Micro Electro Mechanical Systems, MEMS 2002, pp. 568-573.
Longhurst, 1963, Chapter IX: Multiple Beam Interferometry, in Geometrical and Physical Optics, pp. 153-157.
Maier et al., 1996, 1.3″ active matrix liquid crystal spatial light modulator with 508 dpi resolution, SPIE vol. 2754, pp. 171-179.
Mehregany et al., 1996, MEMS applications in optical systems, IEEE/LEOS 1996 Summer Topical Meetings, pp. 75-76.
Miles et al, Oct. 21, 1997, A MEMS based interferometric modulator (IMOD) for display applications, Proceedings of Sensors Expo, pp. 281-284.
Miles, A New Reflective FPD Technology Using Interferometric Modulation, Journal of the SID, 5/4, 1997.
Miles, Interferometric modulation: MOEMS as an enabling technology for high performance reflective displays, Proceedings of SPIE, 4985:131-139, 2003.
Nakagawa et al., Feb. 1, 2002, Wide-field-of-view narrow-band spectral filters based on photonic crystal nanocavities, Optics Letters, 27(3):191-193.
Nieminen et al., 2004, Design of a temperature-stable RF MEM capacitor, IEEE Journal of Microelectromechanical Systems, 13(5):705-714.
Pape et al., Characteristics of the deformable mirror device for optical information processing, Optical Engineering, 22(6):676-681, Nov.-Dec. 1983.
Tolansky, 1948, Chapter II: Multiple-Beam Interference, in Multiple-bean Interferometry of Surfaces and Films, Oxford at the Clarendon Press, pp. 8-11.
Wang, Jun. 29-Jul. 1, 2002, Design and fabrication of a novel two-dimension MEMS-based tunable capacitor, IEEE 2002 International Conference on Communications, Circuits and Systems and West Sino Expositions, 2:1766-1769.
Extended European Search Report dated Sep. 12, 2011 in App. No. 08075220.7.
ISR and WO for PCT/US08/068062, filed Jun. 24, 2008.
Related Publications (1)
Number Date Country
20140063588 A1 Mar 2014 US
Provisional Applications (1)
Number Date Country
60613372 Sep 2004 US
Continuations (3)
Number Date Country
Parent 13155264 Jun 2011 US
Child 13784491 US
Parent 11875613 Oct 2007 US
Child 13155264 US
Parent 11057045 Feb 2005 US
Child 11875613 US