Claims
- 1. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a first conductivity type region having a first surface;
- a high resistance semiconductor region of a second conductivity type having a second surface;
- a second conductivity type region provided between said first conductivity type region and said high resistance semiconductor region and having an impurity concentration higher than that of said high resistance semiconductor region;
- a base region of the first conductivity type which is formed in the second surface of said high resistance semiconductor region;
- a source region of the second conductivity type which is formed in said base region;
- a gate electrode formed at least on a gate insulating film which is formed on a channel region formed in said base region between said high resistance semiconductor region and said source region;
- a source electrode ohmic-contacting said source and base regions; and
- a drain electrode formed on said first surface of the first conductivity type region;
- wherein when a total channel width within a unit area (1 cm.sup.2) of an active region is W(.mu.m), an area of said high resistance semiconductor region which is formed beneath said gate electrode and is in direct contact with the gate insulating film within said unit area of the active region is SG(.mu.m.sup.2), a perimeter of said base region in contact with the high resistance semiconductor region, i.e., the perimeter of SG, within the 1 cm.sup.2 unit area of the active region, in .mu.m, is T(.mu.m), a channel length is l(.mu.m) and a thickness of said gate insulating film is d(.mu.m), a condition (W.multidot.SG)/(T.multidot.l.multidot.d)<1.46.times.10.sup.8 is satisfied; and
- wherein said active region is defined as a region including the base and source regions contacting the source electrode and the high resistance semiconductor region under the gate electrode.
- 2. The transistor according to claim 1, wherein portions of said high resistance semiconductor region are surrounded by said base region to constitute island regions.
- 3. The transistor according to claim 3, wherein peripheries of said portions have rectangular shapes.
- 4. The transistor according to claim 1, wherein said gate electrode comprises a polycrystalline silicon film and a metal film formed on a portion of said polycrystalline silicon film, said base region of the first conductivity type being formed under said metal film.
- 5. The transistor according to claim 1, wherein a lifetime killer is introduced in said high resistance semiconductor region to decrease a saturation current of said transistor.
- 6. The transistor according to claim 5, wherein portions of said high resistance semiconductor region are surrounded by said base region to constitute island regions.
- 7. The transistor according to claim 6, wherein peripheries of said portions have rectangular shapes.
- 8. The transistor according to claim 1, wherein said gate electrode comprises a polycrystalline silicon film and a metal film formed on a portions of said polycrystalline silicon film, said base region of the first conductivity type being formed under said metal film.
- 9. The transistor according to claim 5, wherein said channel region comprises a plurality of sections arranged orderly at regular intervals.
- 10. The transistor according to claim 9, comprising:
- a plurality of regions having an impurity concentration higher than that of said plurality of sections of said channel region, one of said plurality of regions being arranged between adjacent of said sections.
- 11. The transistor according to claim 1, wherein said channel region comprises a plurality of sections arranged orderly at regular intervals.
- 12. The transistor according to claim 11, comprising:
- a plurality of regions having an impurity concentration higher than that of said plurality of sections of said channel region, one of said plurality of regions being arranged between adjacent of said sections.
- 13. The transistor according to claim 1, wherein condition (W.multidot.SG)/(T.multidot.l.multidot.d)<1.1.times.10.sup.8 is satisfied.
Priority Claims (3)
Number |
Date |
Country |
Kind |
59-110244 |
May 1984 |
JPX |
|
59-204427 |
Sep 1984 |
JPX |
|
59-244811 |
Nov 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/019,337, filed Feb. 26, 1987 now U.S. Pat. No. 4,782,372 which is a continuation of Ser. No. 06/738,188 filed May 28, 1985 now U.S. Pat. No. 4,672,407.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
58-97866 |
Jun 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"25 Amp, 500 Volt Insulated Gate Transistors," M. F. Chang et al., 1983 IEEE IEDM Tech. Digest, pp.83-86. |
Goodman et al., "Improved COMFETs with Fast Switching Speed and High-Current Capability" pp. 79-82 1983 IEEE IEDM. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
19337 |
Feb 1987 |
|
Parent |
738188 |
May 1985 |
|