Conductive nanoparticles

Information

  • Patent Grant
  • 9496355
  • Patent Number
    9,496,355
  • Date Filed
    Monday, June 29, 2015
    9 years ago
  • Date Issued
    Tuesday, November 15, 2016
    8 years ago
Abstract
Isolated conductive nanoparticles on a dielectric layer and methods of fabricating such isolated conductive nanoparticles provide charge storage units in electronic structures for use in a wide range of electronic devices and systems. The isolated conductive nanoparticles may be used as a floating gate in a flash memory. In an embodiment, conductive nanoparticles are deposited on a dielectric layer by a plasma-assisted deposition process such that each conductive nanoparticle is isolated from the other conductive nanoparticles to configure the conductive nanoparticles as charge storage elements.
Description
TECHNICAL FIELD

This application relates generally to semiconductor devices and device fabrication.


BACKGROUND

Generation of higher capacity electronic devices and systems rely on scaling down device dimensions to realize higher density memory devices. However, associated with increased device density due to closer spacing is word line coupling within the higher density memories. Techniques are needed to reduce word line coupling, reduce programming voltages, and enable continued scaling of devices within a memory.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts features of an embodiment of a method to form conductive nanoparticles on a dielectric layer to generate a charge storage layer.



FIGS. 2A, 2B illustrate SEM images of an embodiment of platinum nanoparticles at 650° C. and 750° C.



FIGS. 3A, 3B illustrate SEM images of an embodiment of platinum nanoparticles at 850° C. and 950° C.



FIG. 3C illustrates isolated agglomerations of particles defining isolated enlarged islands of conductive material.



FIG. 4A depicts an embodiment of a configuration of a floating gate transistor having isolated conductive nanoparticles as its floating gate.



FIG. 4B depicts an embodiment of a three-dimensional structure of isolated conductive nanoparticles.



FIG. 5 is a simplified block diagram for an embodiment of an electronic system having a controller coupled to an electronic device, where the controller and/or the electronic device have a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer.



FIG. 6 illustrates a block diagram for an embodiment of an electronic system having a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer.





DETAILED DESCRIPTION

The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.


The terms “wafer” and “substrate” used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure. The term “substrate” is understood to include semiconductor wafers. The term “substrate” is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term “conductor” is understood to generally include n-type and p-type semiconductors and the term “insulator” or “dielectric” is defined to include any material that is less electrically conductive than the materials referred to as conductors.


An embodiment for a method of forming an electronic device includes forming a dielectric layer in an integrated circuit and forming conductive nanoparticles on the dielectric layer to generate a charge storage layer, in which each conductive nanoparticle is isolated from the other conductive nanoparticles. In an embodiment, conductive nanoparticles may be formed by a plasma-assisted deposition process. Embodiments of structures and methods for forming such structures provide for transistors, memory devices, and electronic systems having isolated conductive nanoparticles on a dielectric layer to store charge.


Herein, a nanoparticle includes a material structure whose effective diameter is measured in the nanometer range. A nanoparticle may have an effective diameter as large as 20 nanometers. Depending on the unit cell for a material, a nanoparticle of the material may include the material configured as a nanocrystal. A conductive nanoparticle is a material structured as a nanoparticle, where the material when structured in bulk form is conductive. These conductive nanoparticles are able to trap charges.


In an embodiment, a charge storage unit of an electronic device includes conductive nanoparticles on a dielectric layer, in which each conductive nanoparticle is isolated from the other conductive nanoparticles. The conductive nanoparticles may be deposited by plasma-assisted deposition techniques, which may include, but are not limited to, plasma-enhanced chemical vapor deposition (PECVD), plasma-enhanced atomic layer deposition (PEALD), and plasma-assisted physical vapor deposition (plasma-assisted PVD). The application of a plasma may be used to roughen the deposited particles to form the nanoparticles. Further, the application of the plasma may provide for a higher density of conductive nanoparticles and improved adhesion for subsequent processing.


A charge storage unit may include a capping dielectric on the conductive nanoparticles with the conductive nanoparticles as charge storage elements. With the base dielectric layer sufficiently thin, charges may tunnel through the base dielectric layer and be trapped in the nanoparticles. The capping dielectric provides isolation from conductive elements such that the trapped charge may be stored, until an appropriate stimulus is provided to release the charge. In an embodiment, conductive nanoparticles may be used as a floating gate to replace the use of a polysilicon floating gate that is currently being used in flash memory. The isolated conductive nanoparticles may serve as a charge trapping layer to reduce programming voltage and to reduce word line coupling, as well as to enable continued scaling beyond that associated with the conventional floating gate structure.



FIG. 1 shows features of an embodiment of a method to form conductive nanoparticles on a dielectric layer to generate a charge storage unit. At 110, a dielectric layer is formed in an integrated circuit on a substrate. In an embodiment, the dielectric layer may be a silicon oxide layer. Alternatively, the dielectric layer may be a layer of a high-κ dielectric materials. High-κ materials include materials having a dielectric constant greater than silicon dioxide, for example, dielectric materials having a dielectric constant greater than about twice the dielectric constant of silicon dioxide. A set of high-κ dielectric may include, but is not limited to, HfOx, ZrOx, TiOx, TaOx, LaAlO3, the lanthanide oxides, other metal oxides, and corresponding metal silicates. The dielectric layer may be a layer of an insulative nitride and/or insulative oxynitride. The dielectric layer may be structured as a dielectric stack having a number of layers of different dielectric material. The dielectric stack may be nanolaminate. The term “nanolaminate” means a composite film of ultra thin layers of two or more materials in a layered stack. Typically, each layer in a nanolaminate has a thickness of an order of magnitude in the nanometer range. Further, each individual material layer of the nanolaminate may have a thickness as low as a monolayer of the material or as high as 20 nanometers. In an embodiment, the dielectric layer formed may be structured as a tunneling dielectric allowing the movement of charge through the dielectric under appropriate stimulation. In an embodiment, a tunneling dielectric may have a thickness of 30 Å or less.


At 120, conductive nanoparticles are deposited on the dielectric layer by a plasma assisted deposition process such that each conductive nanoparticle is isolated from the other conductive nanoparticles. The conductive nanoparticles are configured as isolated material islands forming a charge storage layer. This charge storage layer may be covered by a top dielectric layer isolating the conductive nanoparticles, not only from each other, but from direct contact with a conductive medium. In an embodiment, the top dielectric layer may be of the same construction as the dielectric layer on which the conductive nanoparticles are deposited so as to effectively form one dielectric layer with conductive nanoparticles dispersed in the one dielectric layer. In an embodiment, the conductive nanoparticles are configured substantially in a plane on the dielectric layer. Alternatively, the conductive nanoparticles may be configured dispersed throughout a dielectric layer having at least a minimal distance from the bottom of the dielectric layer that is formed on a substrate.


In an embodiment, the size of the nanoparticles is increased by annealing to form isolated agglomerations of particles 305 of FIG. 3C defining isolated enlarged islands of conductive material. In an embodiment, the size of the nanoparticles may be increased by a factor of about five. Enlargement by annealing is not limited to a factor of five, but may use other factors depending on the application. In an embodiment, a nanoparticle may have an effective or average diameter of about 2 nm that may be enlarged to about 10 nm by annealing. Nanoparticles are not limited to these dimensions, but may have other dimensions in various embodiments. The isolated structures, either as conductive nanoparticles or enlarged islands of conductive material, provide a means to reduce an effect associated with a defect that allows charge to leak through the dielectric on which the nanoparticles are formed. In a structure having isolated conductive nanoparticles, leakage may be localized to a few of these nanoparticles, reducing the amount of charge that may leak due to a defect, which may amount to only a few electrons. In an embodiment, conductive nanoparticles may be deposited by PECVD. In an embodiment, conductive nanoparticles may be deposited by PEALD. In an embodiment, conductive nanoparticles may be deposited by ALD followed by exposure to a plasma. In an embodiment, material may be deposited by ALD followed by exposing the material to a plasma to form nanoparticles. The material deposited by ALD may be in the form of nanoparticles, where the subsequent exposure to a plasma enhances the density of the nanoparticles. Herein, a process that includes atomic layer deposition followed by exposure to a plasma is referred to as plasma agglomerated atomic layer deposition or plasma agglomerated ALD. Though the exposure to a plasma in plasma agglomerated ALD may be post deposition with respect to a number of ALD deposition cycles, plasma agglomerated ALD is herein defined as a plasma-assisted deposition process. The flow of precursors in these plasma-assisted methods is controlled to provide for the formation of isolated nanoparticles such that a uniform layer of the deposited material is not formed.


In an embodiment, ruthenium nanoparticles are deposited on a dielectric layer using plasma assisted chemical vapor deposition. A capping dielectric layer may be formed on the ruthenium nanoparticles to create a charge storing unit. During processing subsequent to nanoparticle deposition, such as the formation of the capping dielectric layer, some of the ruthenium nanoparticles may oxidize. However, the oxidation may form conductive ruthenium oxide nanoparticles, which are applicable as conductive nanoparticles. Thus, selecting conductive nanoparticles that remain conductive on oxidation eases the constraints on subsequent processing.


In an example embodiment, ruthenium nanoparticles may be formed at a temperature of about 200° C. The processing wafer may be soaked in argon at 10 Torr for 2 minutes, after which a 30 second 200 sccm flow for 300 W Ar plasma may be conducted to stabilize the plasma. Then, a (C6H8)Ru(CO)3 reactants may be switched to the reactant chamber at the same time as the argon is turned off. The delivery lines to a showerhead, held at about 50° C., may be heated to about 62° C. A 500 sccm He carrier gas may be used. The reactants may be controlled to flow for about 2 seconds providing ruthenium nanoparticles with a density of approximately 4×1012/cm2 (100-110 nanocrystals/50 nm×50 nm area). This is an example embodiment, other embodiments are not limited to these precursors and process parameters.


In an embodiment, ruthenium nanoparticles deposited on a dielectric layer may be capped with a dielectric layer. In various embodiments, the dielectric layer may be a plasma-enhanced tetraethylorthosilicate (PE-TEOS), a silicon oxide in the form of a high density plasma (HDP) oxide, a silicon oxide in the form of a high temperature oxide (HTO), a low temperature ALD oxide, a high temperature (such as 600° C.) ALD oxide, or a combination of an ALD oxide between the ruthenium nanoparticles and one of the other dielectric layers. A capping dielectric layer may be characteristic by the method used to form the capping dielectric layer. Charge storage structures including a capping dielectric layer on ruthenium nanoparticles deposited on a dielectric layer may have a range of program erase (P/E) windows.


In an embodiment, platinum nanoparticles may be deposited on a dielectric layer using plasma assisted chemical vapor deposition. In an example embodiment, platinum nanoparticles may be formed at a temperature of about 200° C. The processing wafer may be soaked in argon at 10 Torr for 2 minutes, after which a 30 second 200 sccm flow for 300 W Ar plasma may be conducted to stabilize the plasma. Then, (CH3)3(CH3C5H4)Pt and O2 reactants may be switched to the reactant chamber at the same time as the argon is turned off. The delivery lines to a showerhead, held at about 50° C., may be heated to about 60° C. A 100 sccm He carrier gas may be used. The reactants may be controlled by flow for about 8 seconds providing platinum nanoparticles with a density of approximately 4×1012/cm2 (100-110 nanocrystals/50 nm×50 nm area). This is an example embodiment, other embodiments are not limited to these precursors and process parameters.


In an embodiment, platinum nanoparticles deposited on a dielectric layer may be capped with a dielectric layer. In various embodiments, the dielectric layer may be a PE-TEOS, a HDP oxide, a HTO oxide, a low temperature ALD oxide, a high temperature ALD oxide, or a combination of an ALD oxide between the platinum nanoparticles and one of the other dielectric layers. Structures including a capping dielectric layer on platinum nanoparticles deposited on a dielectric layer may have a range of P/E windows. In an embodiment, platinum nanoparticles on a dielectric layer with a top ALD oxide may provide a program/erase window of about 3.2 volts using 15V, 1 sec pulses with no degradation during subsequent cycles.


In an embodiment, platinum nanoparticles may be deposited on a dielectric layer using physical vapor deposition. The physical vapor deposition may be performed in short doses to provide the nanoparticles. A platinum sputter target may be exposed to an argon plasma for about 1-2 seconds to provide nanoparticles on a dielectric layer, where the nanoparticles are separated from each other. Other dosing periods may be used to provide spaced-apart platinum nanoparticles. PVD processing of platinum nanoparticles may be formed in a vacuum or at appropriately low pressures. In an embodiment, platinum nanoparticles may be processed by PVD at a pressure ranging from about 10−7 Torr to about 10−8 Torr. Other conductive elements and conductive combinations of elements may be used in a PVD process to provide spaced-apart conductive nanoparticles.


In an embodiment, platinum nanoparticles may be deposited on a dielectric layer using atomic layer deposition. Controlling nucleation sites for the platinum nanoparticles may provide spaced-apart platinum nanoparticles. The formation of the nanoparticles by ALD may be followed by other processes, such as plasma exposure, annealing, or combinations of post deposition processes, to enhance the density of the platinum nanoparticles.


In an embodiment, cobalt nanoparticles may be deposited on a dielectric layer using plasma agglomerated atomic layer deposition. ALD processing provides nucleation mechanism for generating the nanoparticles as isolated islands. A number of ALD cycles may be performed followed by exposure to a plasma for a given amount of time. An ALD cycle for depositing cobalt may consist of independently pulsing a cobalt-containing precursor, a purge gas, a reactant precursor, and another purge gas. Pulsing purge gases is performed to remove precursors and by-products from the reaction chamber after the precursors have been pulsed into the chamber for a specific time. For additional aid in removal of material, the purge pulse may be followed by evacuating the reaction chamber for a short period to pump out by-products and excess precursors. In an example embodiment, cobalt nanoparticles may be formed at a substrate temperature of about 325° C. in an ALD reactant chamber with the showerhead held at about 50° C. The ALD cycle may include a 4 sec pulse of CpCo(CO)2, where the cyclopentadienyl (Cp) ligand is a monoanionic ligand with the formula C5H5. The CpCo(CO)2 pulse may be followed by a 5 sec Ar purge followed by a 60 sec evacuation pump. After the purge/pump for the cobalt-containing precursor, a 2 sec NH3 reactant precursor may be pulsed followed a 5 sec argon purge and a 10 sec evacuation pump to complete a cycle. In an embodiment, after conducting 10 cycles the deposited material may be exposed to a 10 second 300 watt 300 sccm Ar plasma to form cobalt nanoparticles. This is an example embodiment, other embodiments are not limited to these precursors and process parameters.


To form a charge storage unit, a capping dielectric may be formed on the cobalt nanoparticles. During the capping process or in subsequent processing, some cobalt nanoparticles may oxidize eliminating such structures as conductive nanoparticles. Processing at low temperatures may aid in reducing the amount of cobalt nanoparticles that oxidize. Further, choice of dielectrics used in the charge storage unit may aid in reducing the amount that the cobalt nanoparticles oxidize. Using dielectrics that do not contain oxygen, such as silicon nitride, may reduce any tendency for cobalt nanoparticles to oxidize. Alternatively, silicon oxide may be used for a tunneling oxide and a capping oxide with a barrier, or liner, layer between the cobalt nanoparticles and these oxides. Metal oxides may be used in which the metal oxygen bonding is structurally preferred such that cobalt nanoparticles do not oxidize as the metal oxide is formed on the cobalt nanoparticles.


In an embodiment, the size of conductive nanoparticles may be increased by annealing. In an embodiment, platinum nanoparticles remain stable in an N2O atmosphere up to 650° C., but may begin to form an agglomeration at 750° C. FIGS. 2A, 2B illustrate SEM images of platinum nanoparticles at 650° C. and 750° C. In a NH3 atmosphere, platinum nanoparticles may be stable up to 850° C., but may begin incremental agglomeration at 25° C. intervals above 850° C., with large crystals and spacing occurring at 950° C. FIGS. 3A, 3B illustrate SEM images of platinum nanoparticles at 850° C. and 950° C. By selectively controlling annealing, different formats for isolated conductive material may be formed allowing the selection of dense conductive nanoparticles or enlarged islands of conductive material with larger spacing, depending on the application. The spacing between isolated conductive regions may be correlated to the effective diameter of these isolated conductive regions.



FIG. 4A shows an embodiment of a configuration of a floating gate transistor 400 having isolated conductive nanoparticles 405 as its floating gate. Transistor 400 includes a silicon based substrate 410 with a source 420 and a drain 430 separated by a body region 432. However, transistor 400 is not limited to silicon based substrates, but may be used with a variety of semiconductor and insulating substrates. Body region 432 between source 420 and drain 430 defines a channel region having a channel length 434. Located above body region 432 is a stack 455 including a gate dielectric 440, conductive nanoparticles 405 as a floating gate, a floating gate dielectric 442, and a control gate 450. An interfacial layer 433 may form between body region 432 and gate dielectric 440. In an embodiment, interfacial layer 433 may be limited to a relatively small thickness compared to gate dielectric 440, or to a thickness significantly less than gate dielectric 440 as to be effectively eliminated.


Conductive nanoparticles 405 may be structured as a layer of spaced-apart conductive particles. Alternatively, the conductive nanoparticles may be structured as a number of layers of spaced-apart conductive particles. In an embodiment, the number of layers, or thickness of the film of isolated conductive nanoparticles, is selected to provide charge trapping to the various levels of conductive nanoparticles by a tunneling mechanism. Such a thickness or distance from body region 432 is dependent on the application. Conductive nanoparticles 405 may include, but are not limited to, platinum nanoparticles, ruthenium nanoparticles, conductive ruthenium oxide nanoparticles, nanoparticles of other transition metals (W, Ni, etc.), noble metals (Rh, Ir, Pd, etc.), conductive metal oxides, conductive nitrides, and other conductive compounds.


Gate dielectric 440 may be configured as a tunneling dielectric. In an embodiment, gate dielectric 440 has a thickness, measured as the shortest distance from body region 432 to a conductive nanoparticle, of 30 Å or less. In an embodiment, floating dielectric 442 has a thickness, measured as the shortest distance from control gate 450 to a conductive nanoparticle, between about 100 Å and about 150 Å. Gate dielectric 440 and floating gate 442 made be composed of the same component materials or different component materials. The insulating materials selected for gate dielectric 440 and floating gate dielectric 442 may be selected to reduce or eliminate oxidation of the conductive nanoparticles during processing subsequent to their formation. The material for gate dielectric 440 and floating gate dielectric 442 may include, but is not limited to, silicon oxide, insulating nitrides, insulating oxynitrides, and high-κ dielectric materials. Gate dielectric 440 and floating gate dielectric 442 may each be structured as a single dielectric layer or as a dielectric stack.


Various embodiments for charge storage units using isolated conductive nanoparticles on a dielectric layer may provide for enhanced device performance by providing devices with reduced leakage current. In a floating gate transistor, a number of conductive nanoparticles replace a conventional floating gate that may be considered to be structured as a plate. Leakage for a conventional floating gate or for an embodiment of conductive nanoparticles may typically be determined by defects, which are not uniform in the structure. If the leakage is mainly by defects, then using isolated conductive nanoparticles, only a few of the nanoparticles are associated with the defects from which charge may leak. With a few associated leakage sites, such leakage may be ignored since it is associated with charge trapped in a few nanoparticles. However, with a conventional plate configuration, the entire plate is conductively coupled associating non-uniform defects with the entire plate such that charge may be conducted to the defects, increasing the amount of leakage charge. With a much lower leakage associated with the conductive nanoparticles as compared with the conventional floating gate, thinner gate dielectric 440 may be used with the conductive nanoparticles. Further, structures with thinner gate dielectric 440 also allow the use of lower voltages to program charge in floating transistor 400.


In an embodiment, conductive nanoparticles may be configured with a structure having three-dimensional features rather than a flat structure. A flat structure may be considered to be a planar structure whose three-dimensional aspect is provided by having a uniform or gradual-varying thickness. FIG. 4B shows an embodiment of a structure 460 having spaced-apart conductive nanoparticles 470 with three-dimensional features. Conductive nanoparticles 470 may be formed on a dielectric layer 480 having stud 490 protruding up from a surface 485 of dielectric layer 480. Conductive nanoparticles 470 may be disposed around vertical and horizontal sides of stud 490. Stud 490 is not limited to having perpendicular walls, but may be have various shapes protruding from surface 485 of dielectric layer 480. Various embodiments provide conductive nanoparticles as a charge storage unit configured in multiple planes or in a non-planar arrangement. Structure 460 may be used in the floating gate transistor 400 of FIG. 4A.


Additional improvements in leakage current characteristics may be attained by forming one or more of gate dielectric 440 and floating gate 442 in a nanolaminate structure. The transition from one layer of the nanolaminate to another layer of the nanolaminate provides further disruption to a tendency for an ordered structure in the nanolaminate stack, eliminating the occurrence of convenient paths from body region 432 to conductive nanoparticles 405.


Transistors and other devices having isolated conductive nanoparticles on a dielectric layer be implemented into memory devices and electronic systems including information handling devices. Embodiments of these information handling devices may include telecommunication systems, wireless systems, and computers.



FIG. 5 is a simplified block diagram for an embodiment of an electronic system 500 having a controller 505 coupled to an electronic device 525, where controller 505 and/or electronic device 525 have a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer, in accordance with various embodiments. Electronic system 500 includes a bus 515, where bus 515 provides electrical conductivity between controller 505 and electronic device 525. Electronic system 500 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers. FIG. 6 illustrates a block diagram for an embodiment of an electronic system 600 having a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer. System 600 may include a controller 605, a memory 625, an electronic apparatus 635, and a bus 615, where bus 615 provides electrical conductivity between controller 605 and electronic apparatus 635, and between controller 605 and memory 625. Bus 615 may include an address bus, a data bus, and a control bus, each independently configured. Alternatively, bus 615 may use common conductive lines for providing address, data, and/or control, the use of which is regulated by controller 605. In an embodiment, electronic apparatus 635 may be additional memory configured similar as memory 625. An embodiment may include an additional peripheral device or devices 645 coupled to bus 615. In an embodiment, controller 605 is a processor. In an embodiment, controller 605 is a processor having a memory. Any of controller 605, memory 625, bus 615, electronic apparatus 635, and peripheral device devices 645 may include an embodiment of a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer. System 600 may include, but is not limited to, information handling devices, telecommunication systems, and computers.


Peripheral devices 645 may include displays, additional storage memory, or other control devices that may operate in conjunction with controller 605. Alternatively, peripheral devices 645 may include displays, additional storage memory, or other control devices that may operate in conjunction with controller 605 and/or memory 625.


Memory 625 may be realized as a memory device having a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer, in accordance with various embodiments. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device. In an embodiment, a flash memory may include an array of memory cells, each memory cell having a charge storage unit configured as isolated conductive nanoparticles on a dielectric layer. The conductive nanoparticles of a charge storage unit serve as a charge trapping layer instead of a structure having a polysilicon floating gate, as discussed with respect to embodiments associated with FIGS. 4A-4B. Each charge storage unit may be accessed using word lines, where the conductive nanoparticles provide for reduction of word line coupling. In addition, the conductive nanoparticles enable the use of reduced programming voltages and provide enhanced charge leakage characteristics. Such properties may provide for increased density of memory cells.


Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Combinations of the above embodiments and other embodiments will be apparent to those of skill in the art upon studying the above description.

Claims
  • 1. A method of forming an apparatus, the method comprising: forming a dielectric in an integrated circuit on a substrate;forming, after forming the dielectric, conductive nanoparticles on the formed dielectric, the conductive nanoparticles formed by a plasma-assisted deposition process such that each conductive nanoparticle is isolated from the other conductive nanoparticles, wherein forming conductive nanoparticles includes forming iridium;forming, after forming the conductive nanoparticles, a capping dielectric on and contacting the formed conductive nanoparticles and contacting the dielectric, the capping dielectric providing isolation from conductive elements; andconfiguring the conductive nanoparticles as charge storage elements.
  • 2. The method of claim 1, wherein the forming conductive nanoparticles includes forming conductive metal oxide nanoparticles.
  • 3. The method of claim 1, wherein forming conductive nanoparticles on the dielectric by a plasma-assisted deposition process includes forming the conductive nanoparticles on the dielectric by plasma-enhanced atomic layer deposition.
  • 4. The method of claim 1, wherein forming conductive nanoparticles and forming the capping dielectric includes forming silicon oxide.
  • 5. The method of claim 1, wherein forming the conductive nanoparticles by a plasma-assisted deposition process includes applying a plasma to the conductive nanoparticles such that the conductive nanoparticles are roughened by the plasma and density of the conductive nanoparticles is enhanced.
  • 6. The method of claim 1, where the method includes annealing, after forming the conductive nanoparticles and before forming the capping dielectric layer, to control size of the conductive nanoparticles and the isolation of each conductive nanoparticle from the other conductive nanoparticles.
  • 7. The method of claim 1, where the forming conductive nanoparticles includes forming conductive nanoparticles on the dielectric by plasma agglomerated atomic layer deposition.
  • 8. The method of claim 1, wherein the forming conductive nanoparticles includes configuring the conductive nanoparticles such that a plurality of the conductive nanoparticles are disposed on a first plane and another plurality of the conductive nanoparticles are disposed on a second plane, the second plane intersecting the first plane.
  • 9. The method of claim 1, wherein the forming the dielectric includes forming hafnium oxide.
  • 10. The method of claim 1, wherein the forming the dielectric includes forming high-κ dielectric layer.
  • 11. The method of claim 1, wherein the forming the dielectric includes forming an insulative oxynitride layer.
  • 12. The method of claim 1, wherein the forming the dielectric includes forming a dielectric nanolaminate.
  • 13. The method of claim 1, wherein the forming the dielectric includes forming the dielectric structured as a tunneling dielectric.
  • 14. The method of claim 1, wherein the forming conductive nanoparticles on the dielectric includes forming the conductive nanoparticles on a protrusion extending from the dielectric, the protrusion having vertical sides extending from a surface of the dielectric to a top of the protrusion, with at least one of the conductive nanoparticles formed on and contacting the top of the protrusion and at least one of the conductive nanoparticles formed on and contacting each of the vertical sides of the protrusion.
  • 15. The method of claim 1, wherein configuring the conductive nanoparticles as charge storage elements includes configuring the conductive nanoparticles as charge storage elements in a transistor.
RELATED APPLICATIONS

This application is a divisional of U.S. application Ser. No. 12/542,423, filed Aug. 17, 2009, which is a continuation application of U.S. application Ser. No. 11/197,184, filed 4 Aug. 2005, now issued as U.S. Pat. No. 7,575,978, all of which are incorporated herein by reference in their entirety.

US Referenced Citations (362)
Number Name Date Kind
5119329 Evans et al. Jun 1992 A
5149596 Smith et al. Sep 1992 A
5223001 Saeki Jun 1993 A
5304622 Ikai et al. Apr 1994 A
5434878 Lawandy Jul 1995 A
5455489 Bhargava Oct 1995 A
5504022 Nakanishi et al. Apr 1996 A
5516588 van den Berg et al. May 1996 A
5585020 Becker et al. Dec 1996 A
5652061 Jeng et al. Jul 1997 A
5662834 Schulz et al. Sep 1997 A
5714336 Simons et al. Feb 1998 A
5714766 Chen et al. Feb 1998 A
5770022 Chang et al. Jun 1998 A
5772760 Gruen et al. Jun 1998 A
5851880 Ikegami Dec 1998 A
5874134 Rao et al. Feb 1999 A
5882779 Lawandy Mar 1999 A
5923056 Lee et al. Jul 1999 A
5939146 Lavernia Aug 1999 A
5962132 Chang et al. Oct 1999 A
5989511 Gruen et al. Nov 1999 A
6020024 Maiti et al. Feb 2000 A
6020243 Wallace et al. Feb 2000 A
6025034 Strutt et al. Feb 2000 A
6060743 Sugiyama et al. May 2000 A
6063705 Vaartstra May 2000 A
6075691 Duenas et al. Jun 2000 A
RE36760 Bloomquist et al. Jul 2000 E
6121654 Likharev et al. Sep 2000 A
6129928 Sarangapani et al. Oct 2000 A
6140181 Forbes et al. Oct 2000 A
6146976 Stecher et al. Nov 2000 A
H1924 Zabinski et al. Dec 2000 H
6162712 Baum et al. Dec 2000 A
6184550 Van Buskirk et al. Feb 2001 B1
6194237 Kim et al. Feb 2001 B1
6208881 Champeau Mar 2001 B1
6218293 Kraus et al. Apr 2001 B1
6232643 Forbes et al. May 2001 B1
6246606 Forbes et al. Jun 2001 B1
6277448 Strutt et al. Aug 2001 B2
6291341 Sharan et al. Sep 2001 B1
6297095 Muralidhar et al. Oct 2001 B1
6310376 Ueda et al. Oct 2001 B1
6313015 Lee et al. Nov 2001 B1
6313035 Sandhu et al. Nov 2001 B1
6323081 Marsh Nov 2001 B1
6323511 Marsh Nov 2001 B1
6331282 Manthiram et al. Dec 2001 B1
6342445 Marsh Jan 2002 B1
6346477 Kaloyeros et al. Feb 2002 B1
6351411 Forbes et al. Feb 2002 B2
6365519 Kraus et al. Apr 2002 B2
6392257 Ramdani et al. May 2002 B1
6395650 Callegari et al. May 2002 B1
6396099 Joo et al. May 2002 B2
6403414 Marsh Jun 2002 B2
6407435 Ma et al. Jun 2002 B1
6414543 Beigel et al. Jul 2002 B1
6447764 Bayer et al. Sep 2002 B1
6447848 Chow et al. Sep 2002 B1
6448601 Forbes et al. Sep 2002 B1
6458431 Hill et al. Oct 2002 B2
6472632 Peterson et al. Oct 2002 B1
6495458 Marsh Dec 2002 B2
6496034 Forbes et al. Dec 2002 B2
6506666 Marsh Jan 2003 B2
6531727 Forbes et al. Mar 2003 B2
6541280 Kaushik et al. Apr 2003 B2
6545314 Forbes et al. Apr 2003 B2
6559014 Jeon May 2003 B1
6559491 Forbes et al. May 2003 B2
6562491 Jeon May 2003 B1
6566147 Basceri et al. May 2003 B2
6566682 Forbes May 2003 B2
6572836 Schulz et al. Jun 2003 B1
6580124 Cleeves et al. Jun 2003 B1
6586785 Flagan et al. Jul 2003 B2
6586797 Forbes et al. Jul 2003 B2
6587408 Jacobson et al. Jul 2003 B1
6592839 Gruen et al. Jul 2003 B2
6613695 Pomarede et al. Sep 2003 B2
6617634 Marsh et al. Sep 2003 B2
6638575 Chen et al. Oct 2003 B1
6639268 Forbes et al. Oct 2003 B2
6642567 Marsh Nov 2003 B1
6642782 Beigel et al. Nov 2003 B2
6645569 Cramer et al. Nov 2003 B2
6653591 Peterson et al. Nov 2003 B1
6656792 Choi et al. Dec 2003 B2
6656835 Marsh et al. Dec 2003 B2
6660631 Marsh Dec 2003 B1
6669823 Sarkas et al. Dec 2003 B1
6669996 Ueno et al. Dec 2003 B2
6673701 Marsh et al. Jan 2004 B1
6677204 Cleeves et al. Jan 2004 B2
6680505 Ohba et al. Jan 2004 B2
6689192 Phillips et al. Feb 2004 B1
6713329 Wagner et al. Mar 2004 B1
6713812 Hoefler et al. Mar 2004 B1
6723606 Flagan et al. Apr 2004 B2
6734480 Chung et al. May 2004 B2
6746893 Forbes et al. Jun 2004 B1
6753567 Maria et al. Jun 2004 B2
6754108 Forbes Jun 2004 B2
6755886 Phillips Jun 2004 B2
6756292 Lee et al. Jun 2004 B2
6767419 Branagan Jul 2004 B1
6767582 Elers Jul 2004 B1
6774061 Coffa et al. Aug 2004 B2
6784101 Yu et al. Aug 2004 B1
6787122 Zhou Sep 2004 B2
6801415 Slaughter et al. Oct 2004 B2
6804136 Forbes Oct 2004 B2
6815781 Vyvoda Nov 2004 B2
6818067 Doering et al. Nov 2004 B2
6830676 Deevi Dec 2004 B2
6831310 Mathew et al. Dec 2004 B1
6839280 Chindalore et al. Jan 2005 B1
6842370 Forbes Jan 2005 B2
6844319 Poelstra et al. Jan 2005 B1
6849948 Chen et al. Feb 2005 B2
6853587 Forbes Feb 2005 B2
6859093 Beigel Feb 2005 B1
6863933 Cramer et al. Mar 2005 B2
6884739 Ahn et al. Apr 2005 B2
6887758 Chindalore et al. May 2005 B2
6888739 Forbes May 2005 B2
6896617 Daly May 2005 B2
6917112 Basceri et al. Jul 2005 B2
6921702 Ahn et al. Jul 2005 B2
6927136 Lung et al. Aug 2005 B2
6933225 Werkhoven et al. Aug 2005 B2
6950340 Bhattacharyya Sep 2005 B2
6952032 Forbes et al. Oct 2005 B2
6955968 Forbes et al. Oct 2005 B2
6958937 Forbes et al. Oct 2005 B2
6963103 Forbes Nov 2005 B2
6982230 Cabral, Jr. et al. Jan 2006 B2
7005697 Batra et al. Feb 2006 B2
7012297 Bhattacharyya Mar 2006 B2
7019351 Eppich et al. Mar 2006 B2
7026694 Ahn et al. Apr 2006 B2
7037574 Paranjpe et al. May 2006 B2
7041530 Nunoshita et al. May 2006 B2
7042043 Forbes et al. May 2006 B2
7049192 Ahn et al. May 2006 B2
7068544 Forbes et al. Jun 2006 B2
7074673 Forbes Jul 2006 B2
7075829 Forbes Jul 2006 B2
7084078 Ahn et al. Aug 2006 B2
7087954 Forbes Aug 2006 B2
7112841 Eldridge et al. Sep 2006 B2
7129553 Ahn et al. Oct 2006 B2
7132329 Hong et al. Nov 2006 B1
7135734 Eldridge et al. Nov 2006 B2
7138336 Lee et al. Nov 2006 B2
7148106 Joo et al. Dec 2006 B2
7160817 Marsh Jan 2007 B2
7166886 Forbes Jan 2007 B2
7169673 Ahn et al. Jan 2007 B2
7187587 Forbes Mar 2007 B2
7192824 Ahn et al. Mar 2007 B2
7192892 Ahn et al. Mar 2007 B2
7195999 Forbes et al. Mar 2007 B2
7199023 Ahn et al. Apr 2007 B2
7205218 Ahn et al. Apr 2007 B2
7221017 Forbes et al. May 2007 B2
7221586 Forbes et al. May 2007 B2
7235501 Ahn et al. Jun 2007 B2
7235854 Ahn et al. Jun 2007 B2
7250338 Bhattacharyya Jul 2007 B2
7274067 Forbes Sep 2007 B2
7279413 Park et al. Oct 2007 B2
7297617 Farrar et al. Nov 2007 B2
7301172 Atwater et al. Nov 2007 B2
7301221 Farrar et al. Nov 2007 B2
7309664 Marzolin et al. Dec 2007 B1
7312494 Ahn et al. Dec 2007 B2
7326980 Ahn et al. Feb 2008 B2
7399675 Chindalore et al. Jul 2008 B2
7498230 Ahn et al. Mar 2009 B2
7517783 Ahn et al. Apr 2009 B2
7595528 Duan et al. Sep 2009 B2
20010012698 Hayashi et al. Aug 2001 A1
20020000593 Nishiyama et al. Jan 2002 A1
20020013052 Visokay Jan 2002 A1
20020019116 Sandhu et al. Feb 2002 A1
20020019125 Juengling et al. Feb 2002 A1
20020037320 Denes et al. Mar 2002 A1
20020037603 Eldridge et al. Mar 2002 A1
20020046993 Peterson et al. Apr 2002 A1
20020119916 Hassan Aug 2002 A1
20020120297 Shadduck Aug 2002 A1
20020132374 Basceri et al. Sep 2002 A1
20020148566 Kitano et al. Oct 2002 A1
20020170671 Matsushita et al. Nov 2002 A1
20020187091 Deevi Dec 2002 A1
20020190251 Kunitake et al. Dec 2002 A1
20020192366 Cramer et al. Dec 2002 A1
20020193040 Zhou Dec 2002 A1
20020197793 Dornfest et al. Dec 2002 A1
20030001190 Basceri et al. Jan 2003 A1
20030003635 Paranjpe et al. Jan 2003 A1
20030008243 Ahn et al. Jan 2003 A1
20030030074 Walker et al. Feb 2003 A1
20030049900 Forbes et al. Mar 2003 A1
20030106490 Jallepally et al. Jun 2003 A1
20030107402 Forbes et al. Jun 2003 A1
20030108612 Xu et al. Jun 2003 A1
20030141560 Sun Jul 2003 A1
20030143801 Basceri et al. Jul 2003 A1
20030148577 Merkulov et al. Aug 2003 A1
20030152700 Asmussen et al. Aug 2003 A1
20030161782 Kim Aug 2003 A1
20030162587 Tanamoto et al. Aug 2003 A1
20030175411 Kodas et al. Sep 2003 A1
20030176049 Hegde et al. Sep 2003 A1
20030183306 Hehmann et al. Oct 2003 A1
20030183901 Kanda et al. Oct 2003 A1
20030185983 Morfill et al. Oct 2003 A1
20030196513 Phillips et al. Oct 2003 A1
20030207593 Derderian et al. Nov 2003 A1
20030218199 Forbes et al. Nov 2003 A1
20030230479 Sarkas et al. Dec 2003 A1
20030231992 Sarkas et al. Dec 2003 A1
20030234420 Forbes Dec 2003 A1
20030235064 Batra et al. Dec 2003 A1
20030235066 Forbes Dec 2003 A1
20030235076 Forbes Dec 2003 A1
20030235961 Metzner et al. Dec 2003 A1
20040004247 Forbes et al. Jan 2004 A1
20040009118 Phillips et al. Jan 2004 A1
20040014060 Hoheisel et al. Jan 2004 A1
20040023516 Londergan et al. Feb 2004 A1
20040032773 Forbes Feb 2004 A1
20040033701 Ahn et al. Feb 2004 A1
20040042128 Slaughter et al. Mar 2004 A1
20040045807 Sarkas et al. Mar 2004 A1
20040046130 Rao et al. Mar 2004 A1
20040051139 Kanda et al. Mar 2004 A1
20040055892 Oh et al. Mar 2004 A1
20040058385 Abel et al. Mar 2004 A1
20040065171 Hearley et al. Apr 2004 A1
20040086897 Mirkin et al. May 2004 A1
20040107906 Collins et al. Jun 2004 A1
20040110347 Yamashita Jun 2004 A1
20040115883 Iwata et al. Jun 2004 A1
20040126649 Chen et al. Jul 2004 A1
20040127001 Colburn et al. Jul 2004 A1
20040130941 Kan et al. Jul 2004 A1
20040130951 Forbes Jul 2004 A1
20040131795 Kuo et al. Jul 2004 A1
20040131865 Kim et al. Jul 2004 A1
20040135951 Stumbo et al. Jul 2004 A1
20040135997 Chan et al. Jul 2004 A1
20040145001 Kanda et al. Jul 2004 A1
20040147098 Mazen et al. Jul 2004 A1
20040149759 Moser et al. Aug 2004 A1
20040158028 Buhler Aug 2004 A1
20040165412 Forbes Aug 2004 A1
20040202032 Forbes Oct 2004 A1
20040206957 Inoue et al. Oct 2004 A1
20040212426 Beigel Oct 2004 A1
20040219783 Ahn et al. Nov 2004 A1
20040224505 Nguyen et al. Nov 2004 A1
20040245085 Srinivasan Dec 2004 A1
20040258192 Angeliu et al. Dec 2004 A1
20040266107 Chindalore et al. Dec 2004 A1
20050007820 Chindalore et al. Jan 2005 A1
20050011748 Beck et al. Jan 2005 A1
20050019365 Frauchiger et al. Jan 2005 A1
20050019836 Vogel et al. Jan 2005 A1
20050023574 Forbes et al. Feb 2005 A1
20050023584 Derderian et al. Feb 2005 A1
20050023594 Ahn et al. Feb 2005 A1
20050026349 Forbes et al. Feb 2005 A1
20050026375 Forbes Feb 2005 A1
20050029547 Ahn et al. Feb 2005 A1
20050031785 Carlisle et al. Feb 2005 A1
20050035430 Beigel Feb 2005 A1
20050036370 Forbes Feb 2005 A1
20050037374 Melker et al. Feb 2005 A1
20050037574 Sugiyama Feb 2005 A1
20050040034 Landgraf et al. Feb 2005 A1
20050041455 Beigel et al. Feb 2005 A1
20050041503 Chindalore et al. Feb 2005 A1
20050045943 Lung Mar 2005 A1
20050048414 Harnack et al. Mar 2005 A1
20050048570 Weber et al. Mar 2005 A1
20050048796 Numasawa et al. Mar 2005 A1
20050053826 Wang et al. Mar 2005 A1
20050059213 Steimle et al. Mar 2005 A1
20050061785 Schroder et al. Mar 2005 A1
20050064185 Buretea et al. Mar 2005 A1
20050077519 Ahn et al. Apr 2005 A1
20050093054 Jung et al. May 2005 A1
20050124174 Ahn et al. Jun 2005 A1
20050151261 Kellar et al. Jul 2005 A1
20050157549 Mokhlesi et al. Jul 2005 A1
20050169054 Forbes Aug 2005 A1
20050201149 Duan Sep 2005 A1
20050277256 Ahn et al. Dec 2005 A1
20060001151 Ahn et al. Jan 2006 A1
20060008966 Forbes et al. Jan 2006 A1
20060024975 Ahn et al. Feb 2006 A1
20060027882 Mokhlesi Feb 2006 A1
20060030105 Prinz et al. Feb 2006 A1
20060035405 Park et al. Feb 2006 A1
20060043504 Ahn et al. Mar 2006 A1
20060046383 Chen et al. Mar 2006 A1
20060046384 Joo et al. Mar 2006 A1
20060054963 Qian et al. Mar 2006 A1
20060105523 Afzali-Ardakani et al. May 2006 A1
20060110883 Min May 2006 A1
20060118853 Takata Jun 2006 A1
20060125030 Ahn et al. Jun 2006 A1
20060170032 Bhattacharyya Aug 2006 A1
20060176645 Ahn et al. Aug 2006 A1
20060177975 Ahn et al. Aug 2006 A1
20060183272 Ahn et al. Aug 2006 A1
20060189154 Ahn et al. Aug 2006 A1
20060194438 Rao et al. Aug 2006 A1
20060228868 Ahn et al. Oct 2006 A1
20060231889 Chen et al. Oct 2006 A1
20060237764 Ahn et al. Oct 2006 A1
20060246741 Ahn et al. Nov 2006 A1
20060252202 Dai et al. Nov 2006 A1
20060252211 Ahn et al. Nov 2006 A1
20060258097 Forbes et al. Nov 2006 A1
20060261376 Forbes et al. Nov 2006 A1
20060261397 Ahn et al. Nov 2006 A1
20060263972 Ahn et al. Nov 2006 A1
20060263981 Forbes Nov 2006 A1
20060264064 Ahn et al. Nov 2006 A1
20060274580 Forbes Dec 2006 A1
20060284246 Forbes et al. Dec 2006 A1
20070018342 Sandhu et al. Jan 2007 A1
20070020835 Ahn et al. Jan 2007 A1
20070020856 Sadd et al. Jan 2007 A1
20070047319 Bhattacharyya Mar 2007 A1
20070048953 Gealy et al. Mar 2007 A1
20070048989 Ahn et al. Mar 2007 A1
20070049023 Ahn et al. Mar 2007 A1
20070087563 Ahn et al. Apr 2007 A1
20070090441 Ahn et al. Apr 2007 A1
20070105313 Forbes May 2007 A1
20070111544 Ahn May 2007 A1
20070141832 Farrar Jun 2007 A1
20070178643 Forbes et al. Aug 2007 A1
20070187772 Ahn et al. Aug 2007 A1
20070187831 Ahn et al. Aug 2007 A1
20070234949 Ahn et al. Oct 2007 A1
20080032424 Ahn et al. Feb 2008 A1
20080048225 Ahn et al. Feb 2008 A1
20080057659 Forbes Mar 2008 A1
20080057690 Forbes Mar 2008 A1
20080087890 Ahn et al. Apr 2008 A1
20080121962 Forbes et al. May 2008 A1
20080193791 Ahn et al. Aug 2008 A1
20080194094 Ahn et al. Aug 2008 A1
Non-Patent Literature Citations (25)
Entry
“Rossini, Pentium, PCI-ISA, Chip Set”, Symphony Laboratories,, (1995), pp. 1-123.
Ahn, Kie Y, “Atomic Layer Deposited Titanium Aluminum Oxide Films”, U.S. Appl. No. 10/931,533, filed Aug. 31, 2004, client ref No. 04-0579.
Ahn, Kie Y, et al., “Hafnium Lanthanide Oxynitride Films”, U.S. Appl. No. 11/515,143, filed Aug. 31, 2006.
Ahn, Kie Y, “Magnesium-Doped Zinc Oxide Structures and Methods”, U.S. Appl. No. 11/706,820, filed Feb. 13, 2007 (Client ref No. 06-0979).
Ahn, Kie Y, et al., “Methods to Form Dielectric Structures in Semiconductor Devices and Resulting Devices”, U.S. Appl. No. 11/581,675, filed Aug. 16, 2006.
Ahn, Kie Y, “Molybdenum-Doped Indium Oxide Structures and Methods”, U.S. Appl. No. 11/706,944, filed Feb. 13, 2007.
Ahn, Kie Y., et al., “Tungsten-Doped Indium Oxide Structures and Methods”, U.S. Appl. No. 11/706,498, filed Feb. 13, 2007 (Client ref No. 06-06-0912).
Ahn, Kie Y., et al., “Zirconium-Doped Zinc Oxide Structures and Methods”, U.S. Appl. No. 11/707,173, filed Feb. 13, 2007 (Client ref No. 06-0853).
Alers, G. B., et al., “Intermixing at the tantalum oxide/silicon interface in gate dielectric structures”, Applied Physics Letters, 73(11), (Sep. 14, 1998), 1517-1519.
Atanassova, E., et al., “Breakdown Fields and Conduction Mechanisms in thin Ta2O5 Layers on Si for high density DRAMs”, Microelectronics Reliability, 42, (2002), 157-173.
Banerjee, S., “Applications of silicon—germanium—carbon in MOS and bipolar transistors”, Proceedings of the SPIE—The International Society for Optical Engineering, 3212, (1997), 118-128.
Dover, V., et al., “Deposition of Uniform Zr—Sn—Ti—O Films by On-Axis Reactive Sputtering”, IEEE Electron Device Letters, vol. 19, No. 9, (Sep. 1998), 329-331.
Forbes, “Hafnium Tantalum Oxynitride High-K Dielectric and Metal Gates”, U.S. Appl. No. 11/515,114, filed Aug. 31, 2005.
Forbes, et al., “Tantalum Aluminum Oxynitride High-K Dielectric and Metal Gates”, U.S. Appl. No. 11/514,655, filed Aug. 31, 2006.
Forbes, Leonard, “Memory Utilizing Oxide-Conductor Nanolaminates”, U.S. Appl. No. 11/496,196, filed Jul. 31, 2006, 58 pgs.
Lee, C., et al., “Self-Assembly of Metal Nanocrystals on Ultrathin Oxide for Nonvolatile Memory Applications”, J. Elect. Mater; vol. 34(1), (Jan. 2005), 1-11.
Leskela, M, “ALD precursor chemistry: Evolution and future challenges”, Journal de Physique IV (Proceedings), 9(8), (Sep. 1999), 837-852.
Leskela, Markku, et al., “Rare-earth oxide thin films as gate oxides in MOSFET transistors”, J. Sol. St. Chem. vol. 171, (2003), 170-174.
Liu, Z., et al., “Metal Nanocrystal Memories—Part I: Device Design and Fabrication”, IEEE Trans. Elect. Dev; vol. 49(9), (Sep. 2002), 1606-1613.
Reidy, S., et al., “Comparison of two surface preparations used in the homoepitaxial growth of silicon films by plasma enhanced chemical vapor deposition”, J. Vac. Sci. Technol. B 21(3), (May/June), 970-974.
Rhee, H. S, et al., “Cobalt Metallorganic Chemical Vapor Deposition and Formation of Epitaxial CoSI2 Layer on Si(100) Substrate”, Journal of Electrochemical Society,146(6), (1999), 2720-2724.
Sneh, Ofer, et al., “Thin film atomic layer deposition equipment for semiconductor processing”, Thin Solid Films, 402(1-2), (2002), 248-261.
Suntola, Tuomo, “Atomic layer epitaxy”, Thin Solid Films, 216(1), (Aug. 28, 1992), 84-89.
Suntola, Tuomo, “Chapter 14—Atomic Layer Epitaxy”, In: Handbook of Crystal Growth, 3; Thin Films of Epitaxy, Part B: Growth Mechanisms and Dynamics, Elsevier Science B.V., Amsterdam, The Netherlands, (1994), 601-663.
Wilk, G. D., “High-K gate dielectrics: Current status and materials properties considerations”, Journal of Applied Physics, 89(10), (May 2001), 5243-5275.
Related Publications (1)
Number Date Country
20150318369 A1 Nov 2015 US
Divisions (1)
Number Date Country
Parent 12542423 Aug 2009 US
Child 14754211 US
Continuations (1)
Number Date Country
Parent 11197184 Aug 2005 US
Child 12542423 US