Claims
- 1. A conductivity modulated MOS transistor device comprising:
- a first semiconductor layer of one conductivity type;
- a second semiconductor layer of an opposite conductivity type, formed in contact with said first semiconductor layer;
- a first semiconductor region of said one conductivity type formed by diffusion in a surface area of said second semiconductor layer;
- a second semiconductor region of said opposite conductivity type formed by diffusion in a surface region of said first semiconductor region to face said second semiconductor layer, the surface region of said first semiconductor region sandwiched between said second semiconductor region and said second semiconductor layer forming a channel region, and a source electrode formed on the second semiconductor region;
- a gate region including a gate insulation layer formed at least on said channel region, and a gate electrode formed on the gate insulation layer;
- a third semiconductor region of said one conductivity type formed by diffusion in said first semiconductor region without entering the channel region, and shallower than said first semiconductor region and deeper than said second semiconductor region, and including a portion which lies outside a vertical projection of .Iadd.a contact area between .Iaddend.said source electrode .Iadd.and said second semiconductor region .Iaddend.directly under said second semiconductor region and has a higher impurity concentration than said first semiconductor region; and
- a fourth semiconductor region of said one conductivity type formed by diffusion from central portions of the surface of said third semiconductor region within the vertical projection of said third semiconductor region and deeper than the first semiconductor region without extending to said portion of said third semiconductor region and said channel region.
- 2. A conductivity-modulated MOS transistor according to claim 1, wherein said fourth semiconductor region is formed outside the vertical projection of said gate electrode.
- 3. A conductivity-modulated MOS transistor according to claim 1, wherein said fourth semiconductor region is formed inside the vertical projection of said .Iadd.contact area between said .Iaddend.source electrode .Iadd.and said second semiconductor region .Iaddend..
- 4. A MOS transistor device according to claim 1, wherein said third semiconductor region is formed at .[.at.]. .Iadd.a .Iaddend.depth which is at least twice as deep as said second semiconductor region.
- 5. A MOS transistor device according to claim 4, wherein said second semiconductor region is formed at a depth of not more than 0.3 .mu.m.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-52810 |
Mar 1984 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 707,556, filed Mar. 4, 1985 now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0965188 |
Mar 1975 |
CAX |
0094891 |
Nov 1983 |
EPX |
2904424 |
Aug 1980 |
DEX |
57-42164 |
Mar 1982 |
JPX |
58-16569 |
Jan 1983 |
JPX |
58-68979 |
Apr 1983 |
JPX |
58-153368 |
Sep 1983 |
JPX |
58-197771 |
Nov 1983 |
JPX |
2062349 |
May 1981 |
GBX |
2103877 |
Feb 1983 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
707556 |
Mar 1985 |
|
Reissues (1)
|
Number |
Date |
Country |
Parent |
930083 |
Nov 1986 |
|