Claims
- 1. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a semiconductor substrate of a first conductivity type which has first and second surfaces;
- a high resistance semiconductor layer of a second conductivity type which is formed on said first surface of said semiconductor substrate and has a high resistance;
- a base layer of the first conductivity type which is formed in said high resistance semiconductor layer;
- a source layer of the second conductivity type which is formed in said base layer;
- a gate electrode formed on a gate insulating film which is formed on said high resistance semiconductor layer and a channel region, said channel region being formed in said base layer between said high resistance semiconductor layer and said source layer;
- a source electrode ohmic-contacting said source layer and said base layer; and
- a drain electrode formed on said second surface of said semiconductor substrate;
- wherein when a total channel width within a unit area (1 cm.sup.2) of an active region is W (.mu.m), an area of the high resistance semiconductor layer which is formed beneath the gate electrode and is in direct contact with the gate insulating film within said unit area of the active region is SG (.mu.m.sup.2), a perimeter of said area SG within said unit area of the active region is T(.mu.m), a channel length is l(.mu.m) and a thickness of said gate insulating film is d(.mu.m), a condition (W.multidot.SG)/(T.multidot.l.multidot.d)<1.46.times.10.sup.8 is satisfied;
- wherein said gate electrode comprises a polycrystalline silicon film and a metal formed on a portion of said polycrystalline silicon film, said base layer of the first conductivity type being formed under said metal film.
- 2. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a semiconductor substrate of a first conductivity type which has first and second surfaces;
- a high resistance semiconductor layer of a second conductivity type which is formed on said first surface of said semiconductor substrate and has a high resistance;
- a base layer of the first conductivity type which is formed in said high resistance semiconductor layer;
- a source layer of the second conductivity type which is formed in said base layer;
- a gate electrode formed on a gate insulating film which is formed on said high resistance semiconductor layer and a channel region, said channel region being formed in said base layer between said high resistance semiconductor layer and said source layer;
- a source electrode ohmic-contacting said source layer and said base layer; and
- a drain electrode formed on said second surface of said semiconductor substrate;
- wherein when a total channel width within a unit area (1 cm.sup.2) of an active region is W (.mu.m), an area of the high resistance semiconductor layer which is formed beneath the gate electrode and is in direct contact with the gate insulating film within said unit area of the active region is SG (.mu.m.sup.2), a perimeter of said area SG within said unit area of the active region is T(.mu.m), a channel length is l(.mu.m) and a thickness of said gate insulating film is d(.mu.m), a condition (W.multidot.SG)/(T.multidot.l.multidot.d)<1.46.times.10.sup.8 is satisfied;
- wherein a lifetime killer is introduced in said high resistance semiconductor layer to decrease a saturation current of said transistor;
- wherein portions of said high resistance semiconductor layer are surrounded by said base layer to constitute island regions.
- 3. The transistor according to claim 2, wherein said portions have rectangular shapes.
- 4. The transistor according to claim 2, wherein said gate electrode comprises a polycrystalline silicon film formed to cover said island regions and a metal film formed on a portion of said polycrystalline silicon film, said base layer of the first conductivity type being formed under said metal film to isolate said island regions.
- 5. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a semiconductor substrate of a first conductivity type which has first and second surfaces;
- a high resistance semiconductor layer of a second conductivity type which is formed on said first surface of said semiconductor substrate and has a high resistance;
- a base layer of the first conductivity type which is formed in said high resistance semiconductor layer;
- a source layer of the second conductivity type which is formed in said base layer;
- a gate electrode formed on a gate insulating film which is formed on said high resistance semiconductor layer and a channel region, said channel region being formed in said base layer between said high resistance semiconductor layer and said source layer;
- a source electrode ohmic-contacting said source layer and said base layer; and
- a drain electrode formed on said second surface of said semiconductor substrate;
- wherein when a total channel width within a unit area (1 cm.sup.2) of an active region is W (.mu.m), an area of the high resistance semiconductor layer which is formed beneath the gate electrode and is in direct contact with the gate insulating film within said unit area of the active region is SG (.mu.m.sup.2), a perimeter of said area SG within said unit area of the active region is T(.mu.m), a channel length is l(.mu.m) and a thickness of said gate insulating film is d(.mu.m), a condition (W.multidot.SG)/(T.multidot.l.multidot.d)<1.46.times.10.sup.8 is satisfied;
- wherein said channel region comprises a plurality of sections arranged orderly at regular intervals; and
- a plurality of regions having an impurity concentration higher than that of said plurality of regions being arranged between adjacent of said sections.
Priority Claims (3)
Number |
Date |
Country |
Kind |
59-110244 |
May 1984 |
JPX |
|
59-204427 |
Sep 1984 |
JPX |
|
59-244811 |
Nov 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/019,337, filed Feb. 26, 1987, now U.S. Pat. No. 4,782,372 which is a continuation of application Ser. No. 06/738,188 filed May 28, 1985, now U.S. Pat. No. 4,672,407.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
5897866 |
Jun 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Chang et al., "25 Amp, 500 Volt Insulated Gate Transistors", 1983 IEEE IEDM, pp. 83-86. |
Goodman et al., "Improved COMFETs with Fast Switching Speed . . . ", 1983 IEEE IEDM, pp. 79-82. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
19337 |
Feb 1987 |
|
Parent |
738188 |
May 1985 |
|