Claims
- 1. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a first conductivity type region having a first surface;
- a high resistance semiconductor region of a second conductivity type having a second surface;
- a base region of the first conductivity type which is formed in the second surface of said high resistance semiconductor region;
- a source region of the second conductivity type which is formed in said base region;
- a gate electrode formed at least on a gate insulating film which is formed on a channel region formed in said base region between said high resistance semiconductor region and said source region;
- a source electrode ohmic-contacting said source and base regions; and
- a drain electrode formed on said first surface of the first conductivity type region,
- wherein said source region comprises a plurality of separated sections in a contact area between said source electrode and said base and source regions to set a specific drain current of said transistor at a value lower than a latch-up current of the transistor, the specific drain current being defined as a drain current when 10.sup.2 .multidot.d(V) is applied to said gate electrode and 100-V is applied to said drain electrode, wherein when a 100-V constant voltage source is directly connected between said source and drain electrodes of said conductivity modulated metal oxide semiconductor field effect transistor, a gate voltage is increased from 0 V to 10.sup.2 .multidot.d(V) within 200 nec to make said conductivity modulated metal oxide semiconductor field effect transistor turned on, said transistor is turned on 10 .mu.sec, and thereafter the gate voltage is decreased from 10.sup.2 .multidot.d(V) to 0(V) within 200 nsec, said conductivity modulated metal oxide semiconductor field effect transistor is not latched up but turned off at a temperature of 25.degree. C., wherein d is the thickness (.mu.m) of the gate insulating film.
- 2. The transistor according to claim 1, wherein portions of said high resistance semiconductor region are surrounded by said base region to constitute island regions.
- 3. The transistor according to claim 2, wherein peripheries of said portions have rectangular shapes.
- 4. The transistor according to claim 1, wherein said gate electrode comprises a polycrystalline silicon film and a metal film formed on a portion of said polycrystalline silicon film, said base region of the first conductivity being formed under said metal film.
- 5. The transistor according to claim 1, wherein portions of said high resistance semiconductor region are surrounded by said base region to constitute island regions.
- 6. The transistor according to claim 5, wherein peripheries of said portions have rectangular shapes.
- 7. The transistor according to claim 1, wherein said gate electrode comprises a polycrystalline silicon film and a metal film formed on a portion of said polycrystalline silicon film, said base region of the first conductivity being formed under said metal film.
- 8. A conductivity modulated metal oxide semiconductor field effect transistor, comprising:
- a first conductivity type region having a first surface;
- a high resistance semiconductor region of a second conductivity type having a second surface;
- a base region of the first conductivity type which is formed in the second surface of said high resistance semiconductor region;
- a source region of the second conductivity type which is formed in said base region,
- a gate electrode formed at least on a gate insulating film which is formed on a channel region formed in said base region between said high resistance semiconductor region and said source region;
- a source electrode ohmic-contacting said source and base regions; and
- a drain electrode formed on said first surface of the first conductivity type region;
- wherein W/T is set at a value less than 1 to set a specific drain current of said transistor at a value lower than a latch-up current of the transistor, the specific drain current being defined as a drain current when 10.sup.2 .multidot.d(V) is applied to said gate electrode and 100 V is applied to said drain electrode, whereby when a 100-V constant voltage source is directly connected between said source and drain electrodes of said conductivity modulated metal oxide semiconductor field effect transistor, a gate voltage is increased from 0 V to 10.sup.2 .multidot.d(V) within 200 nsec to make said conductivity modulated metal oxide semiconductor field effect transistor turned on, said transistor is turned on for 10 .mu.sec, and thereafter the gate voltage is decreased from 10.sup.2 .multidot.d(V) to 0(V) within 200 nsec, said conductivity modulated metal oxide semiconductor field effect transistor is not latched up but turned off at a temperature of 25.degree. C., wherein d is the thickness (.mu.m) of the gate insulating film, W is the channel width (.mu.m) within 1 cm.sup.2 of an active region and T is a perimeter (.mu.m) of said base region which contacts said high resistance semiconductor region within 1 cm.sup.2 of the active region.
- 9. The transistor according to claim 8, wherein portions of said high resistance semiconductor region are surrounded by said base region to constitute island regions.
- 10. The transistor according to claim 9, wherein peripheries of said portions have rectangular shapes.
- 11. The transistor according to claim 8, wherein said gate electrode comprises a polycrystalline silicon film and a metal film formed on a portion of said polycrystalline silicon film, said base region of the first conductivity being formed under said metal film.
Priority Claims (3)
Number |
Date |
Country |
Kind |
59-110224 |
May 1984 |
JPX |
|
59-204427 |
Sep 1984 |
JPX |
|
59-244811 |
Nov 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/712,997, filed on Jun. 10, 1991, now U.S. Pat. No. 5,086,323, which is a continuation of application Ser. No. 07/532,366, filed Jun. 4, 1990, now abandoned, which is a continuation of application Ser. No. 07/116,357, filed Nov. 4, 1987, now U.S. Pat. No. 4,881,120, which is a continuation of application Ser. No. 07/019,337, filed Feb. 26, 1987 now U.S. Pat. No. 4,782,372, which is a continuation of application Ser. No. 06/738,188, filed May 28, 1985, now U.S. Pat. No. 4,672,407.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4364073 |
Becke et al. |
Dec 1982 |
|
4672407 |
Nakagawa et al. |
Jun 1987 |
|
4782372 |
Nakagawa et al. |
Nov 1988 |
|
4881120 |
Nakagawa et al. |
Nov 1989 |
|
5086323 |
Nakagawa et al. |
Feb 1992 |
|
Non-Patent Literature Citations (1)
Entry |
Chang, M. F., et al., "25 Amp, 500 Volt Insulated Gate Transistors," IEDM 83, 1983. |
Continuations (6)
|
Number |
Date |
Country |
Parent |
712997 |
Jun 1991 |
|
Parent |
532366 |
Jun 1990 |
|
Parent |
249855 |
Sep 1988 |
|
Parent |
116357 |
Nov 1987 |
|
Parent |
19337 |
Feb 1987 |
|
Parent |
738188 |
May 1985 |
|